DESIGN OF A MULTIPLE-VALUED VLSI PROCESSOR FOR DIGITAL-CONTROL

被引:0
|
作者
SHIMABUKURO, K
KAMEYAMA, M
HIGUCHI, T
机构
关键词
PARALLEL-STRUCTURE-BASED VLSI PROCESSOR; SIGNED-DIGIT ARITHMETIC SYSTEM; MULTIPLE-VALUED CIRCUIT TECHNOLOGY; BIDIRECTIONAL CURRENT-MODE CIRCUITS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
It is well known that the multiple-valued signed-digit (SD) arithmetic circuits have the attractive features of compactness and high-speed operation. However, both of these features have yet to be utilized fully. In this paper, we consider the application of a parallel-structure-based VLSI processor. A high-performance parallel-structure-based multiple-valued VLSI processor using the radix-2 SD number system is proposed. Its compactness makes the parallelism high under chip size limitations in comparison with the ordinary binary arithmetic circuits. Moreover, the speed of the single arithmetic module is very high in the SD arithmetic circuits, so that we can take advantage of the high-speed operation in the parallel-structure-based VLSI processor chip. The multiple-valued bidirectional current-mode technology is used not only in high-speed small sized arithmetic circuits, but also in reducing the number of connections in the parallel-structure-based VLSI processor. The proposed processor is specially developed for real-time digital control, where the performance is evaluated by delay time. Performance estimation using SPICE simulators shows that the delay time of proposed processor for matrix operations such as matrix multiplication is greatly reduced in comparison with a conventional binary processor.
引用
收藏
页码:709 / 717
页数:9
相关论文
共 50 条
  • [31] Multiple-valued VLSI architecture for intra-chip packet data transfer
    Hasegawa, T
    Homma, Y
    Kameyama, M
    35TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2005, : 114 - 119
  • [32] Multiple-valued hyperstructures
    Rosenberg, IG
    1998 28TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - PROCEEDINGS, 1998, : 326 - 333
  • [33] Multiple-valued data recovery techniques for band-limited channels in VLSI
    Yuminaka, Y
    Morishita, T
    Aoki, T
    Higuchi, T
    ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 54 - 60
  • [34] A Multiple-Valued Algebra for Modeling MOS VLSI Circuits at Switch-Level
    胡谋
    JournalofComputerScienceandTechnology, 1992, (02) : 175 - 184
  • [35] MULTIPLE-VALUED COUNTER
    KUO, TH
    LIN, HC
    POTTER, RC
    SCHUPE, D
    IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (01) : 106 - 109
  • [36] PARAMETER SPECTRUM IN SPECTRAL MULTIPLE-VALUED LOGIC DESIGN
    ZHANG, GL
    ELECTRONICS LETTERS, 1983, 19 (06) : 199 - 200
  • [37] Logic-In-Control-Architecture-Based Reconfigurable VLSI Using Multiple-Valued Differential-Pair Circuits
    Okada, Nobuaki
    Kameyama, Michitaka
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (08): : 2126 - 2133
  • [38] DESIGN OF REPAIRABLE CELLULAR ARRAYS ON MULTIPLE-VALUED LOGIC
    KAMIURA, N
    HATA, Y
    YAMATO, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1994, E77D (08) : 877 - 884
  • [39] DESIGN FOR MULTIPLE-VALUED LOGIC GATES BASED ON MESFETS
    TRONT, JG
    GIVONE, DD
    IEEE TRANSACTIONS ON COMPUTERS, 1979, 28 (11) : 854 - 862
  • [40] Design Methods for Multiple-Valued Input Address Generators
    Sasao, Tsutomu
    ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 1 - 10