ESTIMATORS FOR LOGIC MINIMIZATION AND IMPLEMENTATION SELECTION OF FINITE STATE MACHINES

被引:0
|
作者
TENBERG, AJWM [1 ]
机构
[1] UNIV TWENTE, FAC COMP SCI, 7500 AE ENSCHEDE, NETHERLANDS
来源
MICROPROCESSING AND MICROPROGRAMMING | 1992年 / 35卷 / 1-5期
关键词
D O I
10.1016/0165-6074(92)90309-U
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper considers two estimation problems which occur during the implementation design for a finite state machine (FSM). The first is a precise estimation of the reduction of a programmed logic array implementation (PLA) for a FSM by logic minimization. The second concerns selection of implementation alternatives based on such estimations. Estimations give the designer a quick overview of the impact of an optimization method for FSM implementation without running the actual time-consuming algorithms. The method uses curve-fitting on results found in literature for logic minimization preceded by state-assignment. Our estimations correlate by 0.97 to those results.State-graph statistics can also be used for selection of the most profitable optimization from a set of alternatives. We tested selection between a counter based implementation, partial state coding, state-assignment and topological partitioning. The goal is selection of the alternative which has the highest probability to deliver the largest minimization of the FSM. This selection method is also empirically verified by comparing its results with results obtained by running specific optimization algorithms on machines of the MCNC benchmark set.
引用
收藏
页码:151 / 158
页数:8
相关论文
共 50 条
  • [31] Synthesis of finite state machines for implementation with Programmable structures
    Luba, Tadeusz
    Borowik, Grzegorz
    Krasniewski, Andrzej
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2009, 55 (02) : 183 - 200
  • [32] Design and implementation of parallel hierarchical finite state machines
    Sklyarov, Valery
    Skliarova, Iouliia
    2008 SECOND INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, 2008, : 33 - 38
  • [33] Area Targeted Minimization Method of Finite State Machines for FPGA Devices
    Klimowicz, Adam
    COMPUTER INFORMATION SYSTEMS AND INDUSTRIAL MANAGEMENT, CISIM 2018, 2018, 11127 : 370 - 379
  • [34] Minimization of power consumption of finite state machines by splitting their internal states
    T. N. Grzes
    V. V. Solov’ev
    Journal of Computer and Systems Sciences International, 2015, 54 : 367 - 374
  • [35] Minimization of Incompletely Specified Finite State Machines Based on Distinction Graphs
    Alberto, Alex
    Simao, Adenilso
    LATW: 2009 10TH LATIN AMERICAN TEST WORKSHOP, 2009, : 55 - 60
  • [36] Minimization of power consumption of finite state machines by splitting their internal states
    Grzes, T. N.
    Solov'ev, V. V.
    JOURNAL OF COMPUTER AND SYSTEMS SCIENCES INTERNATIONAL, 2015, 54 (03) : 367 - 374
  • [37] Minimization of mealy finite-state machines by internal states gluing
    A. S. Klimovich
    V. V. Solov’ev
    Journal of Computer and Systems Sciences International, 2012, 51 : 244 - 255
  • [38] Highly testable finite state machines based on EXOR logic
    Kalay, Ugur
    Venkataramaiah, Nagesh
    Mishchenko, Alan
    Hall, Douglas V.
    Perkowski, Marek A.
    IEEE Pacific RIM Conference on Communications, Computers, and Signal Processing - Proceedings, 1999, : 440 - 443
  • [39] Synthesis of finite state machines with magnetic domain wall logic
    Klein, Jacques-Olivier
    Belhaire, Eric
    Chappert, Claude
    Ouchet, Florent
    Cowburn, Russell
    Read, Dan
    Petit, Dorothee
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 133 - +
  • [40] Minimization of mealy finite-state machines by internal states gluing
    Klimovich, A. S.
    Solov'ev, V. V.
    JOURNAL OF COMPUTER AND SYSTEMS SCIENCES INTERNATIONAL, 2012, 51 (02) : 244 - 255