AREA-EFFICIENT ARCHITECTURES FOR THE VITERBI ALGORITHM .1. THEORY

被引:36
|
作者
SHUNG, CB
LIN, HD
CYPHER, R
SIEGEL, PH
THAPAR, HK
机构
[1] AT&T BELL LABS, HOLMDEL, NJ 07733 USA
[2] IBM CORP, ALMADEN RES CTR, DIV RES, SAN JOSE, CA 95120 USA
[3] IBM CORP, DIV STORAGE SYST PROD, SAN JOSE, CA 95114 USA
关键词
D O I
10.1109/26.223789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Viterbi algorithm has been widely applied to many decoding and estimation applications in communications and signal processing. A state-parallel implementation is usually used in which one add-compare-select (ACS) unit is devoted to each state in the trellis. In this paper we present a systematic approach of partitioning, scheduling, and mapping the N trellis states to P ACS's, where N > P. The area saving of our architecture comes from the reduced number of both the ACS's and interconnection wires. The design of the ACS, path metric storage, and routing network is discussed in detail. The proposed architecture creates internal parallelism due to the ACS sharing, which can be exploited to increase the throughput rate by pipelining. Consequently, the area-efficient architecture offers a favorable (smaller) area-time product, compared to a state-parallel implementation. These results will be demonstrated by application examples in the accompanying paper.
引用
收藏
页码:636 / 644
页数:9
相关论文
共 50 条
  • [11] Area-efficient high-throughput MAP decoder architectures
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) : 921 - 933
  • [12] Pipelined architectures for the Viterbi Algorithm
    Boo, M
    Bruguera, JD
    IEEE TENCON'97 - IEEE REGIONAL 10 ANNUAL CONFERENCE, PROCEEDINGS, VOLS 1 AND 2: SPEECH AND IMAGE TECHNOLOGIES FOR COMPUTING AND TELECOMMUNICATIONS, 1997, : 239 - 242
  • [13] Novel area-efficient and flexible architectures for optimal Ate pairing on FPGA
    Oussama Azzouzi
    Mohamed Anane
    Mouloud Koudil
    Mohamed Issad
    Yassine Himeur
    The Journal of Supercomputing, 2024, 80 : 2633 - 2659
  • [14] High-speed area-efficient recursive DFT/IDFT architectures
    Van, LD
    Yang, CC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 357 - 360
  • [15] Novel Area-Efficient and Flexible Architectures for Optimal Ate Pairing on FPGA
    Azzouzi, Oussama
    Anane, Mohamed
    Koudil, Mouloud
    Issad, Mohamed
    Himeur, Yassine
    arXiv, 2023,
  • [16] Area-efficient floorplans and interconnects for homogeneous multi-core architectures
    College of Information Technology, UAE University, PO Box 17555, Al Ain, United Arab Emirates
    Int. J. High Perform. Syst. Archit., 2008, 3 (155-162):
  • [17] Novel area-efficient and flexible architectures for optimal Ate pairing on FPGA
    Azzouzi, Oussama
    Anane, Mohamed
    Koudil, Mouloud
    Issad, Mohamed
    Himeur, Yassine
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (02): : 2633 - 2659
  • [18] Secure and dependable: Area-efficient masked and fault-tolerant architectures
    Miskovsky, Vojtech
    Kubatova, Hana
    Novotny, Martin
    2021 24TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2021), 2021, : 333 - 338
  • [19] AN AREA-EFFICIENT PATH MEMORY STRUCTURE FOR VLSI IMPLEMENTATION OF HIGH-SPEED VITERBI DECODERS
    PAASKE, E
    PEDERSEN, S
    SPARSO, J
    INTEGRATION-THE VLSI JOURNAL, 1991, 12 (01) : 79 - 91
  • [20] Novel Area-Efficient FPGA Architectures for FIR Filtering With Symmetric Signal Extension
    Benkrid, AbdSamad
    Benkrid, Khaled
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 709 - 722