Accurate Logic-Level Current Estimation for Digital CMOS Circuits

被引:0
|
作者
Ruiz-de-Clavijo, P. [1 ,2 ]
Juan-Chico, J.
Bellido, M. J.
Millan, A. [2 ]
Guerrero, D. [1 ]
Ostua, E. [3 ]
Viejo, J. [4 ]
机构
[1] Ctr Nacl Microelect, Inst Microelect Sevilla, Seville, Spain
[2] Ctr Nacl Microelect, Inst Microelect Sevilla, Super Council Sci Res, Grp Microelect Technol, Seville, Spain
[3] Ctr Nacl Microelect, Inst Microelect Sevilla, Super Council Sci Res, Joined Grp Microelect Technol, Seville, Spain
[4] Univ Seville, Elect Tecnol Dept, Seville, Spain
关键词
CMOS VLSI; Current Estimation; Logic-Level Simulation; Delay Model; Switching Activity;
D O I
10.1166/jolpe.2006.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, verification of digital integrated circuit has been shifting more and more from the timing and area field to current and power estimations. The main problem with this kind of verification is on the lack of precision of current estimations when working at higher levels (logic, RT, architectural levels). To solve this problem it is not only necessary to use good current models for switching activity, it is also necessary to calculate this switching activity with high accuracy. In this paper we present an alternative to estimate current consumption using logic-level simulation. To do that, we use a simple but accurate enough current model to calculate the current consumption for each signal transition, and a delay model that obtains high accuracy when it is used to measure the switching activity (the Degradation Delay Model (DDM)). In the paper we present the current model for the CMOS inverter, the characterization process and the model implementation in the logic simulator HALOTIS that includes the DDM. Results show a high accuracy in the estimation of current curves when compared to HSPICE, and a potentially large improvement over conventional approaches.
引用
收藏
页码:87 / 94
页数:8
相关论文
共 50 条
  • [21] Switched-current CMOS ternary logic circuits
    U.A.E. Univ, Al-Ain, United Arab Emirates
    Int J Electron, 5 (617-625):
  • [22] A Multi Valued Logic VHDL Package for Switch Level Simulation of Novel Digital CMOS Circuits
    Keresztes, Peter
    Tukacs, Attila
    Torok, Miklos
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 25 - 28
  • [23] Accurate and Efficient Estimation of Logic Circuits Reliability Bounds
    Ibrahim, Walid
    Shousha, Marwa
    Chinneck, John W.
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (05) : 1217 - 1229
  • [24] Soft error hardening for logic-level designs
    Asadi, Hossein
    Tahoori, Mehdi B.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4139 - +
  • [25] 2 DIODES PROTECT LOGIC-LEVEL TRANSLATOR
    CHETTY, PRK
    ELECTRONICS, 1975, 48 (09): : 83 - &
  • [26] Reliability Estimation of Logic Circuits at the Transistor Level
    Jahanirad, H.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (05) : 2507 - 2534
  • [27] Reliability Estimation of Logic Circuits at the Transistor Level
    H. Jahanirad
    Circuits, Systems, and Signal Processing, 2021, 40 : 2507 - 2534
  • [28] Generic and Accurate Whitebox Behavioral Model for Fast Simulation of Analog Effects in Nanometer CMOS Digital Logic Circuits
    Loeckx, Johan
    Gielen, Georges G. E.
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2009, 51 (02) : 351 - 357
  • [29] A cycle-accurate energy estimator for CMOS digital circuits
    Song, E
    Park, YK
    Kwon, S
    Chae, SI
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 159 - 168
  • [30] A new approach on power estimation of CMOS sequential logic circuits
    Zhu, N
    Zhou, RD
    Yang, XZ
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 488 - 491