Design of an Asynchronous Processor with Bundled-data Implementation on a Commercial Field Programmable Gate Array

被引:0
|
作者
Furushima, Jukiya [1 ]
Nakajima, Masamitsu [1 ]
Saito, Hiroshi [1 ]
机构
[1] Univ Aizu, Aizu Wakamatsu, Fukushima 9658580, Japan
来源
基金
日本学术振兴会;
关键词
asynchronous circuits; FPGAs; processors;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
In this paper, we propose a modeling method and a design flow to design asynchronous processors with bundled-data implementation on commercial Field Programmable Gate Arrays (FPGAs). The modeling method mainly concerns modeling of an asynchronous control circuit on commercial FPGAs. In addition to the use of a design environment provided by FPGA vendor, the design flow includes constraint generation, timing analysis, and delay adjustment to design asynchronous processor from a prepared model to FPGA programming. In the experiments, we design three asynchronous MIPS processors. Comparing with the synchronous counterpart, one of them reduces global cycle time which results in 13.8% performance improvement and another one reduces energy consumption 9.3% for a multiplication and 8.8% for a matrix multiplication.
引用
收藏
页码:399 / 408
页数:10
相关论文
共 50 条
  • [31] The Implementation of Feedforward Network on Field Programmable Gate Array
    Deng, Bin
    Zhang, Maohua
    Su, Fei
    Wang, Jiang
    Wei, Xile
    Shan, Bonan
    2014 7TH INTERNATIONAL CONFERENCE ON BIOMEDICAL ENGINEERING AND INFORMATICS (BMEI 2014), 2014, : 483 - 487
  • [32] New Asynchronous Protocols for Enhancing Area and Throughput in Bundled-Data Pipelines
    Simatic, Jean
    Cherkaoui, Abdelkarim
    Bastos, Rodrigo Possamai
    Fesquet, Laurent
    2016 29TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2016,
  • [33] Towards a Complete Methodology for Synthesizing Bundled-Data Asynchronous Circuits on FPGAs
    Bhardwaj, Kshitij
    Mantovani, Paolo
    Carloni, Luca P.
    Nowick, Steven M.
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
  • [34] A novel design method for asynchronous bundled-data transfer circuits considering characteristics of delay variations
    Imai, Masashi
    Nanya, Takashi
    12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, : 68 - 77
  • [35] Hardware implementation of a stereo co-processor in a medium-scale field programmable gate array
    Kalomiros, J. A.
    Lygouras, J.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (05): : 336 - 346
  • [36] SYNTHESIS OF BUNDLED-DATA ASYNCHRONOUS PIPELINES WITH REDUCED MATCHED DELAYS ON FPGAS
    Oliveira, Duarte L.
    Faria, Lester. A.
    Delsoto, Higor A.
    Garcia, Kledermon
    PROCEEDINGS OF THE 2016 IEEE XXIII INTERNATIONAL CONGRESS ON ELECTRONICS, ELECTRICAL ENGINEERING AND COMPUTING (INTERCON), 2016,
  • [37] An Asynchronous Bundled-Data Template With Current Sensing Completion Detection Technique
    Huang, Yuhao
    Xiao, Shanlin
    Li, Zhiyu
    Yu, Zhiyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (09) : 3904 - 3908
  • [38] At-speed DfT Architecture for Bundled-data Design
    Guazzelli, Ricardo Aquino
    Fesquet, Laurent
    2020 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2020,
  • [39] Investigation of Asynchronous Pipeline Circuits Based on Bundled-Data Encoding: Implementation Styles, Behavioral Modeling,and Timing Analysis
    Yu Zhou
    Tsinghua Science and Technology, 2022, 27 (03) : 559 - 580
  • [40] Field-programmable gate array (FPGA) hardware design and implementation of a new area efficient elliptic curve crypto-processor
    Kashif, Muhammad
    Cicek, Ihsan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (04) : 2127 - 2139