MULTICHIP THIN-FILM TECHNOLOGY ON SILICON

被引:8
|
作者
JOHNSON, RW [1 ]
PHILLIPS, TL [1 ]
JAEGER, RC [1 ]
HAHN, SF [1 ]
BURDEAUX, DC [1 ]
机构
[1] DOW CHEM USA,MAT SCI & DEV LAB,MIDLAND,MI 48674
关键词
Integrated Circuits; Monolithic; -; Metallizing; Substrates--Etching;
D O I
10.1109/33.31423
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A novel hybrid technique that uses pretested integrated circuits mounted into holes etched in a silicon wafer has been developed. The chips are interconnected with planar, thin-film metallization. This approach achieves near-wafer-scale-integration density, while allowing the use of separately fabricated and tested devices. Test wafers with three monolithic chips and one chip mounted in a hole were fabricated as proof of concept. The key processes developed included fabrication of metallized and pattered wafers with etched holes, mounting of die in etched holes with planar topside topology, and deposition and patterning of the interlevel dielectric and metal links. An organic resin derived from benzocyclobutene was evaluated as the interlevel dielectric. Wafers were thermally cycled to evaluate the compatibility of the materials and the process. No cracks or chip movement were observed after 50 cycles from -25°C to + 85°C.
引用
收藏
页码:185 / 194
页数:10
相关论文
共 50 条
  • [1] THIN-FILM SILICON DEVICE TECHNOLOGY
    APPELS, JA
    THEUNISS.M
    KOOI, E
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1969, 116 (07) : C249 - &
  • [2] THIN-FILM SILICON PV TECHNOLOGY
    Zeman, Miroslav
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2010, 61 (05): : 271 - 276
  • [3] THIN-FILM MULTICHIP HYBRIDS - AN OVERVIEW
    JOHNSON, RW
    PROCEEDING OF THE TECHNICAL PROGRAM OF NEPCON WEST 89, VOLS 1 AND 2, 1989, : 655 - 672
  • [4] Thin-film silicon solar cell technology
    Shah, AV
    Schade, H
    Vanecek, M
    Meier, J
    Vallat-Sauvain, E
    Wyrsch, N
    Kroll, U
    Droz, C
    Bailat, J
    PROGRESS IN PHOTOVOLTAICS, 2004, 12 (2-3): : 113 - 142
  • [5] THIN-FILM DECOUPLING CAPACITORS FOR MULTICHIP MODULES
    DIMOS, D
    LOCKWOOD, SJ
    SCHWARTZ, RW
    RODGERS, MS
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART A, 1995, 18 (01): : 174 - 179
  • [6] A THIN-FILM BOLOMETER USING POROUS SILICON TECHNOLOGY
    LANG, W
    STEINER, P
    SCHABER, U
    RICHTER, A
    SENSORS AND ACTUATORS A-PHYSICAL, 1994, 43 (1-3) : 185 - 187
  • [7] CALCULATION OF ELECTRICAL PARAMETERS OF A THIN-FILM MULTICHIP PACKAGE
    NAYAK, D
    HWANG, LT
    TURLIK, I
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1989, 12 (02): : 303 - 309
  • [8] PROCESS CONSIDERATIONS IN FABRICATING THIN-FILM MULTICHIP MODULES
    TESSIER, TG
    TURLIK, I
    ADEMA, GM
    SIVAN, D
    YUNG, EK
    BERRY, MJ
    PROCEEDINGS OF THE TECHNICAL CONFERENCE : NINTH ANNUAL INTERNATIONAL ELECTRONICS PACKAGING CONFERENCE, VOLS 1 AND 2, 1989, : 294 - 313
  • [9] BENZOCYCLOBUTENE INTERLAYER DIELECTRICS FOR THIN-FILM MULTICHIP MODULES
    JOHNSON, RW
    PHILLIPS, TL
    WEIDNER, WK
    HAHN, SF
    BURDEAUX, DC
    TOWNSEND, PH
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1990, 13 (02): : 347 - 352
  • [10] MULTICHIP MODULES WITHOUT THIN-FILM WAFER PROCESSING
    POMMER, D
    CHIECHI, J
    PROCEEDINGS OF THE TECHNICAL CONFERENCE : NINTH ANNUAL INTERNATIONAL ELECTRONICS PACKAGING CONFERENCE, VOLS 1 AND 2, 1989, : 211 - 229