An Optimization-Based Reconfigurable Design for a 6-Bit 11-MHz Parallel Pipeline ADC with Double-Sampling S& H

被引:2
|
作者
Carvajal, Wilmar [1 ]
Van Noije, Andwilhelmus [1 ]
机构
[1] Univ Sao Paulo, Polytech Sch, Lab Integrable Syst LSI, BR-05403900 Sao Paulo, SP, Brazil
关键词
D O I
10.1155/2012/786205
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 6 bit, 11MS/s time-interleaved pipeline A/D converter design. The specification process, from block level to elementary circuits, is gradually covered to draw a design methodology. Both power consumption and mismatch between the parallel chain elements are intended to be reduced by using some techniques such as double and bottom-plate sampling, fully differential circuits, RSD digital correction, and geometric programming (GP) optimization of the elementary analog circuits (OTAs and comparators) design. Prelayout simulations of the complete ADC are presented to characterize the designed converter, which consumes 12mW while sampling a 500 kHz input signal. Moreover, the block inside the ADC with the most stringent requirements in power, speed, and precision was sent to fabrication in a CMOS 0.35 mu m AMS technology, and some postlayout results are shown.
引用
收藏
页数:17
相关论文
empty
未找到相关数据