HIGH-SPEED DATA OUTPUT CIRCUIT TECHNIQUES FOR A 17 NS 4 MBIT BICMOS DRAM

被引:0
|
作者
MIWA, H
WADA, S
YOKOYAMA, Y
NAKAMURA, M
OHTA, T
MAEDA, T
YOSHIDA, M
MIYAZAMA, H
AKIYAMA, N
MIYAZAWA, K
MURATA, J
机构
关键词
BICMOS; NOISE IMMUNE; DATA SENSE; LEVEL SHIFT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This 0.8 mum 4 Mbit BiCMOS DRAM achieves the world's fastest chip-enable access time of 17 ns. BiCMOS technology has been employed because of its ability to enhance DRAM performance. Some new circuits, such as a dynamic pull-down type address buffer, a noise immune cascode amplifier, and an offset-cross output circuit are introduced to reduce access time. This paper explains in more detail the noise immune cascode amplifier, and the offset-cross output circuit. A conventional cascode amplifier can operate very rapidly in spite of a heavy parasitic capacitance associated with the data read out line of the memory array. However, when noise, which is inevitably caused by operation, appears on the power supply, bipolar transistors in cascode amplifier cut off, and the cascode amplifier loses its speed advantage. In the noise immune cascode amplifier, a resistor and two capaciters are added to maitain a stable base level of the bipolar transistors. So the cascode amplifier can continue to operate normally, despite the power supply noise. A conventional output circuit is composed of two level converters, four inverters and output transistors. The input swing (the level gap between the data level and the reference level which are input to the level converters) is 0.5 V, which is not sufficient for the level converter to drive the load capacitance connected with the output transistors. To increase the drivability of the level converter, two 2-stage inverters must be inserted between the level converters and output transistors. In the proposed offset-cross circuit however, the input swing is increased to 1.5 V, which is sufficient for the level converter to drive the load capacitance directly, so the four inverters can be eliminated. The access time is improved by 1.5 ns using the noise immune cascode amplifier, and by 1.7 ns using the offset-cross output circuit. This chip is constructed using a conventional 0.8 mum BiCMOS process. Therefore, it can be used to realize a high speed and low cost memory system.
引用
收藏
页码:1344 / 1350
页数:7
相关论文
共 50 条
  • [1] High-speed sense circuit techniques for a 1-Mbit BiCMOS cache SRAM
    Emori, A
    Suzuki, K
    Yukutake, S
    Ookuma, S
    Mitumoto, K
    Akioka, T
    Iwamura, M
    Akiyama, N
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1998, 81 (08): : 55 - 63
  • [2] HIGH-SPEED CIRCUIT TECHNIQUES FOR BATTERY-OPERATED 16 MBIT CMOS DRAM
    SUZUKI, T
    IWATA, T
    AKAMATSU, H
    SAWADA, A
    TSUJI, T
    YAMAUCHI, H
    TANIGUCHI, T
    FUJITA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (08) : 1334 - 1342
  • [3] A 20-NS 128-KBIT X 4 HIGH-SPEED DRAM WITH 330-MBIT/S DATA RATE
    LU, NCC
    CHAO, HH
    HWANG, W
    HENKELS, WH
    RAJEEVAKUMAR, TV
    HANAFI, HI
    TERMAN, LM
    FRANCH, RL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) : 1140 - 1149
  • [4] A 1-MBIT BICMOS DRAM USING TEMPERATURE-COMPENSATION CIRCUIT TECHNIQUES
    KITSUKAWA, G
    ITOH, K
    HORI, R
    KAWAJIRI, Y
    WATANABE, T
    KAWAHARA, T
    MATSUMOTO, T
    KOBAYASHI, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (03) : 597 - 602
  • [5] A 22-NS 1-MBIT CMOS HIGH-SPEED DRAM WITH ADDRESS MULTIPLEXING
    LU, NCC
    BRONNER, GB
    KITAMURA, K
    SCHEUERLEIN, RE
    HENKELS, WH
    DHONG, SH
    KATAYAMA, Y
    KIRIHATA, T
    NIIJIMA, H
    FRANCH, RL
    HWANG, W
    NISHIWAKI, M
    PESAVENTO, FL
    RAJEEVAKUMAR, TV
    SAKAUE, Y
    SUZUKI, Y
    IGUCHI, Y
    YANO, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1198 - 1205
  • [6] 4-/16-Mbit synchronous DRAM for high-speed image processing
    Kizaki, Takeshi
    Oishi, Kanji
    Saiki, Yohzou
    Hitachi Review, 1994, 43 (05): : 217 - 220
  • [7] BICMOS CIRCUIT TECHNOLOGY FOR HIGH-SPEED DRAMS
    WATANABE, S
    SAKUI, K
    FUSE, T
    HARA, T
    ARITOME, S
    HIEDA, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (01) : 4 - 9
  • [8] BICMOS CIRCUIT TECHNOLOGY FOR A HIGH-SPEED SRAM
    DOUSEKI, T
    OHMORI, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) : 68 - 73
  • [9] SiGe BiCMOS PAM-4 clock and data recovery circuit for high-speed serial communications
    Hsieh, MT
    Sobelman, GE
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 305 - 308
  • [10] NOVEL HIGH-SPEED CIRCUIT STRUCTURES FOR BICMOS ENVIRONMENT
    GU, RX
    ELMASRY, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (05) : 563 - 570