Optimization of reconfigurable multi-core system-on-chips for multi-standard applications

被引:0
|
作者
Ahmadinia, Ali [1 ]
Fernandez-Canque, Hernando [1 ]
机构
[1] Glasgow Caledonian Univ, Sch Engn & Comp, Glasgow, Lanark, Scotland
关键词
D O I
10.3233/KES-2010-0214
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Today there is an increasing need for high performance chips that can provide very low power consumption, yet can operate over a number of application domains. For example chips operating a number of telecommunication standards depending on which country the device is in or playing a video format depending on different player formats, etc. For this reason, there is an urgent need for a design tool which aids design engineers to design such complex system on chip devices rapidly in order to satisfy the fast time to market demand. This paper presents a new framework to enable the design of flexible systems by incorporating different range of reconfigurability in an embedded platform within an SoC design automatically. The SoC design automation involves identifying the best architectural features for the SoC platform, the configuration setting of reconfigurable cores, the type of interconnection schemes, their associated parameters such as data bandwidth, and placement of embedded cores in the communication infrastructures. For this optimization problem, a two-stage multi-objective optimization algorithm is presented. A multi-standard wireless telecommunication protocol is used to demonstrate our optimized designs in terms of area, power and performance.
引用
收藏
页码:89 / 98
页数:10
相关论文
共 50 条
  • [1] Optimization of Reconfigurable Multi-core SOCs for Multi-standard Applications
    Ahmadinia, Ali
    Arslan, Tughrul
    Canque, Hernando Fernandez
    KNOWLEDGE-BASED AND INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT II, PROCEEDINGS, 2009, 5712 : 515 - +
  • [2] Reconfigurable CMOS mixer for multi-standard applications
    Jang, YK
    Kim, JH
    Yoo, HJ
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (12): : 2379 - 2381
  • [3] V-MP2000: A FLEXIBLE MULTI-CORE PLATFORM FOR MULTI-STANDARD VIDEO APPLICATIONS
    Kluge, Young-Hun
    Stolberg, Hans-Joachim
    2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, : 1609 - 1610
  • [4] A Decentralized Scheduler for On-line Self-test Routines in Multi-core Automotive System-on-Chips
    Floridia, Andrea
    Piumatti, Davide
    Ruospo, Annachiara
    Sanchez, Ernesto
    De Luca, Sergio
    Martorana, Rosario
    2019 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2019,
  • [5] Optimization of Behavioral IPs in Multi-Processor System-on-Chips
    Liu, Yidi
    Schafer, Benjamin Carrion
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 336 - 341
  • [6] A New Reconfigurable Mixerless Polar Transmitter for Multi-standard and SDR Applications
    Veetil, Suhas Illath
    Helaoui, Mohamed
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 389 - 392
  • [7] A triple-mode reconfigurable σ-δ modulator for multi-standard wireless applications
    Morgado, Alonso
    del Rio, Rocio
    de la Rosa, Jose M.
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 741 - 746
  • [8] A Multi-standard Viterbi Decoder for Mobile Applications Using A Reconfigurable Architecture
    Niktash, Afshin
    Parizi, Hooman T.
    Bagherzadeh, Nader
    2006 IEEE 64TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2006, : 816 - 820
  • [9] Reconfigurable address generator for multi-standard interleaver
    Babu, Geethu Sathees
    Gopalakrishnan, Lakshminarayanan
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 65 : 47 - 56
  • [10] Runtime Adaptation in Reconfigurable System-on-Chips
    Ejnioui, Abdel
    2009 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING WORKSHOPS (ICPPW 2009), 2009, : 535 - 541