Performance Analysis of Sliding Window Turbo Decoding Algorithms for 3GPP FDD Mode

被引:3
|
作者
Marandian M. [1 ]
Fridman J. [2 ]
Zvonar Z. [2 ]
Salehi M. [1 ]
机构
[1] Department of Electrical Engineering, Northeastern University, Boston
[2] Analog Devices Inc., Wilmington
关键词
Algorithms - Communication channels (information theory) - Computational complexity - Computer simulation - Signal receivers - Turbo codes;
D O I
10.1023/A:1014980318139
中图分类号
学科分类号
摘要
In this paper we analyze the performance of a turbo decoder using two sliding window algorithms for the frequency division duplex (FDD) mode of the Third Generation Partnership Project (3GPP) standard. Focusing on the solution for the user equipment, we compare fixed-point realizations of the sliding window algorithms in terms of the computational complexity and memory requirements. We show that the bit and frame error rate performance of the sliding window scheme strongly depends on the guard window size. Furthermore, simulation results indicate that relatively small guard window sizes can significantly decrease the iteration gain for large frames. Finally, optimization of the windowing parameters achieves the desired trade-off between the performance degradation introduced by a windowing approach and the computational complexity and memory utilization.
引用
收藏
页码:39 / 54
页数:15
相关论文
共 50 条
  • [1] Implementation issues in turbo decoding for 3GPP FDD receiver
    Hagh, Mohamadreza Marandian
    Salehi, Masoud
    Sharma, Abhay
    Zvonar, Zoran
    WIRELESS PERSONAL COMMUNICATIONS, 2006, 39 (02) : 165 - 182
  • [2] Implementation Issues in Turbo Decoding for 3GPP FDD Receiver
    Mohamadreza Marandian Hagh
    Masoud Salehi
    Abhay Sharma
    Zoran Zvonar
    Wireless Personal Communications, 2006, 39 : 165 - 182
  • [3] Synchronization and cell search algorithms in 3GPP long term evolution systems (FDD mode)
    Gaber, A.N. (abdonasser@daad-alumni.de), 1600, World Scientific and Engineering Academy and Society, Ag. Ioannou Theologou 17-23, Zographou, Athens, 15773, Greece (11):
  • [4] Performance analysis of software implementation of a 3GPP compliant Turbo Decoder
    Beheshti, Babak D.
    2006 IEEE LONG ISLAND SYSTEMS, APPLICATIONS AND TECHNOLOGY CONFERENCE, 2006, : 11 - 14
  • [5] State-parallel MAP module design for turbo decoding of 3GPP
    Choi, GS
    Bae, JH
    Park, HM
    Kim, SW
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (04) : 677 - 685
  • [6] Reduced complexity sliding window BCJR decoding algorithms for turbo codes
    Gwak, J
    Shin, SK
    Kim, HM
    CRYPTOGRAPHY AND CODING, 1999, 1746 : 179 - 184
  • [7] A low energy VLSI design of random block interleaver for 3GPP turbo decoding
    Ahmed, Imran
    Arslan, Tughrul
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 285 - +
  • [8] Physical layer verification for 3GPP LTE (FDD)
    Kim, Sung-won
    Kim, Kun-yong
    11TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY, VOLS I-III, PROCEEDINGS,, 2009, : 1095 - 1100
  • [9] VLSI design of dual-mode Viterbi/turbo decoder for 3GPP
    Huang, K
    Li, FM
    Shen, PL
    Wu, AY
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 773 - 776
  • [10] FPGA implementation of a 3GPP turbo codec
    Steensma, J
    Dick, C
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 61 - 65