An Efficient Distributed Arithmetic-Based Realization of the Decision Feedback Equalizer

被引:0
|
作者
M. Surya Prakash
Rafi Ahamed Shaik
Sagar Koorapati
机构
[1] Indian Institute of Technology Guwahati,Department of Electronics and Electrical Engineering
[2] IIT Guwahati,undefined
[3] Ineda Systems Pvt Ltd,undefined
关键词
Inter symbol interference (ISI); Decision feedback equalizer (DFE); Distributed arithmetic (DA); Feed forward filter (FFF); Feedback filter (FBF); Field programmable gate array (FPGA);
D O I
暂无
中图分类号
学科分类号
摘要
A distributed arithmetic (DA)-based decision feedback equalizer architecture for IEEE 802.11b PHY scenarios is presented. As the transmission data rate increases, the hardware complexity of the decision feedback equalizer increases due to requirement for large number of taps in feed forward and feedback filters. DA, an efficient technique that uses memories for the computation of inner product of two vectors, has been used since DA-based realization of filters can lead to great computational savings. For higher-order filters, the memory-size requirement in DA would be high, and so ROM decomposition has been employed. The speed is further increased by employing digit-serial input operation. Two architectures have been presented, namely the direct-memory architecture and reduced-memory architecture where the later is derived using the former. A third architecture has also been presented where the offset-binary coding scheme is employed along with the ROM decomposition and digit-serial variants of DA. Synthesis results on Altera Cyclone III EP3C55F484C6 FPGA show that the proposed DA-based implementations are free of hardware multipliers and use less number of hardware resources compared to the multiply-and-accumulate-based implementation.
引用
收藏
页码:603 / 618
页数:15
相关论文
共 50 条
  • [1] An Efficient Distributed Arithmetic-Based Realization of the Decision Feedback Equalizer
    Prakash, M. Surya
    Shaik, Rafi Ahamed
    Koorapati, Sagar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (02) : 603 - 618
  • [2] An efficient realization of the decision feedback equalizer using block floating point arithmetic
    Shaik, Rafiahamed
    Chakraborty, Mrityunjoy
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1047 - +
  • [3] A Distributed Arithmetic based realization of the Least Mean Square Adaptive Decision Feedback Equalizer with Offset Binary Coding scheme
    Prakash, M. Surya
    Ahamed, Shaik Rafi
    SIGNAL PROCESSING, 2021, 185
  • [4] An efficient finite precision realization of the adaptive decision feedback equalizer
    Shaik, Rafiahamed
    Chakraborty, Mrityunjoy
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1341 - 1344
  • [5] An efficient finite precision realization of the block adaptive decision feedback equalizer
    Shaik, Rafiahamed
    Chakraborty, Mrityunjoy
    Chattopadhyay, Santanu
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1910 - 1913
  • [6] Low Cost Implementation of Concurrent Decision Feedback Equalizer using Distributed Arithmetic
    Khan, M. Tasleem
    Ahamed, Shaik Rafi
    2016 1ST INDIA INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (IICIP), 2016,
  • [7] An Efficient Blind Decision Feedback Equalizer
    Goupil, Alban
    Palicot, Jacques
    IEEE COMMUNICATIONS LETTERS, 2010, 14 (05) : 462 - 464
  • [8] Low Complexity Hardware Architectural Design for Adaptive Decision Feedback Equalizer using Distributed Arithmetic
    Prakash, Surya M.
    Shaik, Rafi Ahamed
    2012 INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND INDUSTRIAL INFORMATICS (ICCSII), 2012,
  • [9] A systolic array realization of the adaptive decision feedback equalizer
    Chakraborty, M
    Pervin, S
    SIGNAL PROCESSING, 2000, 80 (12) : 2633 - 2640
  • [10] Computationally efficient version of the decision feedback equalizer
    Gupta, R
    Kiran
    Lee, EA
    ICASSP '99: 1999 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS VOLS I-VI, 1999, : 1257 - 1260