High-Speed and Low-Power IP for Embedded Block Coding with Optimized Truncation (EBCOT) Sub-Block in JPEG2000 System Implementation

被引:0
|
作者
Ramy E. Aly
Magdy A. Bayoumi
机构
[1] University of Louisiana,The Center for Advanced Computer Studies
关键词
Discrete Wavelet Transform; Data Path; Very Large Scale Integration; Context Formation; Reference Architecture;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we propose novel high-speed and low-power architecture for the context formation sub-block in tier-1 block of JPEG2000 system. The proposed architecture is inspired from the statistical analysis results on 20 test images, each one 512*512 pixels, gray scale with 8 bit pixels. The proposed architecture incorporates a check unit to detect unnecessary operations in both pass1 and pass2 of the EBCOT block. For code block size of 64*64 bits, the timing and power consumption analysis show that the proposed architecture reduces the power consumption about 20.64% and increases the processing speed to about 33.67% with respect to the speedy reference architecture. The proposed architecture has a processing speed close to the parallel mode architectures with almost the same area for serial mode architectures and more power saving. The proposed architecture gathers the basic advantages of the serial and parallel mode implementations in addition to lower power consumption.
引用
收藏
页码:139 / 148
页数:9
相关论文
共 14 条
  • [1] High-speed and low-power IP for embedded block coding with optimized truncation (EBCOT) sub-block in JPEG2000 system implementation
    Aly, RE
    Bayoumi, MA
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 42 (02): : 139 - 148
  • [2] Low-power and high-speed architecture for EBCOT block in JPEG2000 system
    Aly, RE
    Bayoumi, MA
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2004, : 459 - 462
  • [3] High-speed memory-saving architecture for the embedded block coding in JPEG2000
    Hsiao, YT
    Lin, HD
    Lee, KB
    Jen, CW
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 133 - 136
  • [4] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong (National Key Lab of Integrated Service Networks
    Journal of Electronics(China), 2006, (01) : 89 - 93
  • [5] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong National Key Lab of Integrated Service Networks Xidian University Xian China School of Computer Xidian University Xian China
    JournalofElectronics, 2006, (01) : 89 - 93
  • [6] High-speed EBCOT with dual context-modeling coding architecture for JPEG2000
    Chiang, JS
    Chang, CH
    Lin, YS
    Hsieh, CY
    Hsia, CH
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 865 - 868
  • [7] A three-level parallel high-speed low-power architecture for EBCOT of JPEG 2000
    Li, Yijun
    Bayoumi, Magdy
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2006, 16 (09) : 1153 - 1163
  • [8] Low-power and high-speed VLSI architecture of 2-D DWT for JPEG2000
    Lan, XG
    Zheng, NN
    Liu, YH
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, PROCEEDINGS, 2004, : 110 - 113
  • [9] POST-COMPRESSION RATE-DISTORTION DEVELOPMENT FOR EMBEDDED BLOCK CODING WITH OPTIMAL TRUNCATION IN JPEG2000 IMAGERY
    Balster, Eric J.
    Fortener, Benjamin T.
    Turri, William F.
    INTERNATIONAL JOURNAL OF IMAGE AND GRAPHICS, 2011, 11 (04) : 611 - 627
  • [10] A low-power high-speed hybrid CMOS full adder for embedded system
    Tung, Chiou-Kou
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Huang, Guo-Shing
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 199 - +