FPGA-Accelerated Baseband Design and Verification of Broadband MIMO Wireless Systems

被引:3
|
作者
Alimohammad, Amirhossein [1 ]
Fard, Saeed Fouladi [1 ]
Cockburn, Bruce F. [2 ]
机构
[1] Ukalta Engn, 4344 Enterprise Sq,10230 Jasper Ave, Edmonton, AB T5J 4P6, Canada
[2] Univ Edmonton, Dept Elect & Comp Engn, Edmonton, AB, Canada
关键词
Bit error rate; performance verification; reconfigurable hardware; CHANNEL MODEL; FADING CHANNELS;
D O I
10.1109/VALID.2009.21
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The design of communication systems has become more challenging as product complexity and cost pressures have increased and time-to-market has shortened more than ever before. Performance verification of the physical layer (PHY) of wireless communication networks under various radio propagation conditions is a computationally-daunting process. Bit-true soft ware-based simulation of the PHY layer on workstations is becoming prohibitively time-consuming. This makes hard ware-accelerated prototyping and verification of the PHY layer an increasingly attractive alternative. This paper presents a bit error rate tester (BERT) for baseband performance verification of multiple antenna (MIMO) systems over accurate radio propagation channel models. This BERT integrates all of the required modules of a typical PHY layer onto a single field-programmable gate array (FPGA). The proposed BERT system significantly decreases the test time compared to conventional software-based verification, hence increasing designer productivity.
引用
收藏
页码:135 / +
页数:2
相关论文
共 50 条
  • [1] An FPGA-Accelerated Testbed for Hardware Component Development in MIMO Wireless Communication Systems
    Borlenghi, Filippo
    Auras, Dominik
    Witte, Ernst Martin
    Kempf, Torsten
    Ascheid, Gerd
    Leupers, Rainer
    Meyr, Heinrich
    2012 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS (SAMOS): ARCHITECTURES, MODELING AND SIMULATION, 2012, : 278 - 285
  • [2] FPGA-accelerated simulation of computer systems
    1600, Morgan and Claypool Publishers (09):
  • [3] FPGA-accelerated simulation of computer systems
    1600, Morgan and Claypool Publishers (29):
  • [4] FPGA-Accelerated Simulation of Computer Systems
    Angepat, Hari
    Chiou, Derek
    Chung, Eric S.
    Hoe, James C.
    Synthesis Lectures on Computer Architecture, 2014, 29 : 1 - 82
  • [5] FPGA-accelerated simulation of variable latency memory systems
    Cilasun, Husrev
    Macaraeg, Christopher
    Peng, Ivy
    Sarkar, Abhik
    Gokhale, Maya
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, MEMSYS 2022, 2022,
  • [6] FPGA-Accelerated Data Preprocessing for Personalized Recommendation Systems
    Kim, Hyeseong
    Lee, Yunjae
    Rhu, Minsoo
    IEEE COMPUTER ARCHITECTURE LETTERS, 2024, 23 (01) : 9 - 10
  • [7] DUET: FPGA-Accelerated Differential Testing Framework for Efficient Processor Verification
    Zhang, Shoulin
    Zhang, Ziqing
    Bao, Yungang
    Shi, Kan
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 355 - 360
  • [8] Debugging FPGA-accelerated Real-time Systems
    Geier, Martin
    Brandle, Marian
    Faller, Dominik
    Chakraborty, Samarjit
    2020 IEEE REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM (RTAS 2020), 2020, : 350 - 363
  • [9] High-Level Programming of FPGA-Accelerated Systems with Parallel Patterns
    Birath, Bjorn
    Ernstsson, August
    Tinnerholm, John
    Kessler, Christoph
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2024, 52 (04) : 253 - 273
  • [10] FPGA-accelerated Design of Motion Estimation for H.264 HDTV
    Wang, Jintao
    Lu, Rui
    Qiu, Chu
    Gao, Pengdong
    Lu, Yongquan
    Yu, Wenhua
    ICIC 2009: SECOND INTERNATIONAL CONFERENCE ON INFORMATION AND COMPUTING SCIENCE, VOL 2, PROCEEDINGS: IMAGE ANALYSIS, INFORMATION AND SIGNAL PROCESSING, 2009, : 317 - +