A General Purpose 1.8-V 12-b 4-MS/s Fully Differential SAR ADC With 7.2-Vpp Input Range in 28-nm FDSOI

被引:4
|
作者
Berens, Michael [1 ]
Mai, Khoi [1 ]
Feddeler, Jim [1 ]
Pietri, Stefano [1 ]
机构
[1] NXP Semicond Inc, BL Microcontrollers, Austin, TX 78735 USA
关键词
SAR; 2x rail to rail; successive approximation register; ADC; analog to digital converter; general purpose; fully differential; 10-BIT;
D O I
10.1109/TCSII.2019.2893111
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief describes a differential, 1.8-V, 12-bit 4-MS/s successive approximation register (SAR) analog to digital converter (ADC) with innovative input switch that supports up to 3.6 V inputs using only 1.8-V devices in 28-nm process. This SAR ADC is based on 6-6 split capacitor digital to analog converter architecture with separate sampling capacitor. It features eight pairs of differential input channels. It has a full-scale input range, multiple speed/power modes, and power-down mode for low current consumption. The ADC performs to 11.35 effective number of bits when tested up to 125 C at supply voltages ranging from 1.6 V to 2.0 V and reference voltages ranging from 0.8 V to 2.0 V. Fabricated in a 28-nm fully depleted silicon on insulator process with fringe capacitors, it occupies an area of 0.13 mm(2) and has a total dissipation of 960 $ {\mu }\text{A}$ in full speed differential mode and 400 ${\mu }\text{A}$ in low-power single-ended mode. The ADC has been integrated and is in production.
引用
收藏
页码:1785 / 1789
页数:5
相关论文
共 1 条
  • [1] A 12-b 4-MS/s SAR ADC With Configurable Redundancy in 28-nm CMOS Technology
    Haenzsche, Stefan
    Hoeppner, Sebastian
    Ellguth, Georg
    Schueffny, Rene
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (11) : 835 - 839