Adaptive Development of Hash Functions in FPGA-Based Network Routers

被引:0
|
作者
Dobai, Roland [1 ]
Korenek, Jan [1 ]
Sekanina, Lukas [1 ]
机构
[1] Brno Univ Technol, Fac Informat Technol, Brno, Czech Republic
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Accelerated network technologies are crucial for implementing packet processing in high-speed computer networks and therefore, network routers accelerated by field-programmable gate arrays (FPGAs) are becoming common. One of the time-critical jobs in routers is packet classification which requires rapid lookup in tables. Fast hash computation is a must in order to process the packets in time. Adaptive development of hash functions is proposed in this paper. The hash functions are based on non-linear feedback shift registers and configured by an evolutionary algorithm. The hash functions are developed inside of an FPGA-based network router and fine-tuned for the given table content. The experiments on the problem of hashing Internet Protocol (IP) addresses demonstrate that the evolved simple hash functions provide faster hash computation, better memory resource utilization and require smaller chip area in comparison with conventional hash functions. The best conventional hash function was able to store by a couple of hundred less IP addresses in a 8k hash table, the computation of hashes was by 42% slower, and the implementation required 15-times more hardware area.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] An FPGA-based Coprocessor for Hash Unit Acceleration
    Fairouz, Abbas
    Khatri, Sunil P.
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 301 - 304
  • [2] FPGA-based hash circuit synthesis with evolutionary algorithms
    Damiani, E
    Liberali, V
    Tettamanzi, AGB
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (09) : 1888 - 1896
  • [3] FPGA-based hash circuit synthesis with evolutionary algorithms
    Damiani, Ernesto
    Liberali, Valentino
    Tettamanzi, Andrea G. B.
    IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, 1999, E83-A (09): : 1888 - 1896
  • [4] Evolution of Non-Cryptographic Hash Function Pairs for FPGA-Based Network Applications
    Dobai, Roland
    Korenek, Jan
    2015 IEEE SYMPOSIUM SERIES ON COMPUTATIONAL INTELLIGENCE (IEEE SSCI), 2015, : 1214 - 1219
  • [5] FPGA-based reconfigurable adaptive FEC
    Shimizu, K
    Uchida, J
    Miyaoka, Y
    Togawa, N
    Yanagisawa, M
    Ohtsuki, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (12) : 3036 - 3046
  • [6] Development Framework for Implementing FPGA-Based Cognitive Network Nodes
    Lotze, Joerg
    Fahmy, Suhaib A.
    Noguera, Juanjo
    Ozgul, Baris
    Doyle, Linda
    Essert, Robert
    GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8, 2009, : 5648 - +
  • [7] An FPGA-based adaptive fuzzy coprocessor
    Di Stefano, A
    Giaconia, C
    COMPUTATIONAL INTELLIGENCE AND BIOINSPIRED SYSTEMS, PROCEEDINGS, 2005, 3512 : 590 - 597
  • [8] FPGA-based adaptive tracking estimation computer
    Salcic, Z
    Lee, CR
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2001, 37 (02) : 699 - 706
  • [9] Development of a FPGA-based control IC for PMSM drive with adaptive fuzzy control
    Kung, YS
    Chen, CS
    Wong, KI
    Tsai, MH
    IECON 2005: THIRTY-FIRST ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-3, 2005, : 1544 - 1549
  • [10] Development of microcontroller/FPGA-based systems
    Al-Dhaher, AHG
    INTERNATIONAL JOURNAL OF ENGINEERING EDUCATION, 2004, 20 (01) : 52 - 60