Poweir consumption characterization and modeling of embedded memories in XILINX VIRTEX 400E FPGA

被引:0
|
作者
Elléouet, D [1 ]
Julien, N [1 ]
Houzet, D [1 ]
Cousin, JG [1 ]
Martin, E [1 ]
机构
[1] Univ S Brittany, CNRS, FRE 2734, LESTER Lab, F-56321 Lorient, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To increase their flexibility, latest FPGA devices integrate processors, arithmetics elements and memories; but these programmable circuits have a significant power consuming, which grows up at each process generation. Then it is necessary to develop reliable high-level power consumption models in order to estimate and reduce the power budget as soon as possible in the design flow. Among the FPGA modeling methods, none has integrated the embedded memory yet. We propose here a power model of embedded memory for the Xilinx Virtex 400E based on physical measurements combined with algorithmic and architectural parameters. This simple model is validated in comparison to Xilinx's estimation tool XPOWER and an example of memory architecture design illustrates the interest of such an approach.
引用
收藏
页码:394 / 401
页数:8
相关论文
共 3 条
  • [1] 20 GFLOPS QR processor on a xilinx Virtex-E FPGA
    Walke, RL
    Smith, RWM
    Lightbody, G
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS X, 2000, 4116 : 300 - 310
  • [2] SEPARABLE IMPLEMENTATION OF THE SECOND ORDER VOLTERRA FILTER (SOVF) IN XILINX VIRTEX-E FPGA
    Al-Mistarihi, Mamoun F.
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 530 - 533
  • [3] Single Event Effects (SEE) Response of Embedded Power PCs in a Xilinx Virtex-4 FPGA for a Space Application
    Poivey, Christian
    Berg, Melanie
    Friendlich, Mark
    Kim, Hak
    Petrick, Dave
    Stansberry, Scot
    LaBel, Kenneth A.
    Seidleck, Christina
    Phan, Anthony
    Irwin, Tim
    RADECS 2007: PROCEEDINGS OF THE 9TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, 2007, : 590 - +