On-Chip Power Network Optimization with Decoupling Capacitors and Controlled-ESRs

被引:0
|
作者
Zhang, Wanping [1 ,2 ]
Zhang, Ling [2 ]
Shayan, Amirali [2 ]
Yu, Wenjian [3 ]
Hu, Xiang [2 ]
Zhu, Zhi [1 ]
Engin, Ege [4 ]
Cheng, Chung-Kuan [2 ]
机构
[1] Qualcomm Inc, 5775 Morehouse Dr, San Diego, CA USA
[2] Univ Calif San Diego, La Jolla, CA USA
[3] Tsinghua Univ, Beijing 100084, Peoples R China
[4] San Diego State Univ, San Diego, CA USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an efficient approach to minimize the noise on power networks via the allocation of decoupling capacitors (decap) and controlled equivalent series resistors (ESR). The controlled-ESR is introduced to reduce the on-chip power voltage fluctuation, including both voltage drop and overshoot. We formulate an optimization problem of noise minimization with the constraint of decap budget. A revised sensitivity calculation method is derived to consider both voltage drop and overshoot. The sequential quadratic programming (SQP) algorithm is adopted to solve the optimization problem where the revised sensitivity is regarded as the gradient. Experimental results show that considering voltage drop without overshoot leads to underestimating noise by 4.8%. We also demonstrate that the controlled-ESR is able to reduce the noise by 25% with the same decap budget.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [1] A compact model for analysis and design of on-chip power network with decoupling capacitors
    Zarkesh-Ha, P
    Doniger, K
    Loh, W
    Sun, D
    Stephani, R
    Priebe, G
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 84 - 89
  • [2] Nanoscale On-Chip Decoupling Capacitors
    Popovich, Mikhail
    Friedman, Eby G.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 51 - +
  • [3] Effective radii of on-chip decoupling capacitors
    Popovich, Mikhail
    Sotman, Michael
    Kolodny, Avinoam
    Friedman, Eby G.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (07) : 894 - 907
  • [4] Analysis and Design of On-Chip Decoupling Capacitors
    Charania, Tasreen
    Opal, Ajoy
    Sachdev, Manoj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (04) : 648 - 658
  • [5] Modelling the dynamic response of on-chip decoupling capacitors
    Vázquez, JR
    Meijer, M
    SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, : 39 - 42
  • [6] Metaheuristic Optimization of Decoupling Capacitors in a Power Delivery Network
    Hemaram, Surendra
    Tripathi, Jai Narayan
    2021 JOINT IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY, AND EMC EUROPE (EMC+SIPI AND EMC EUROPE), 2021, : 554 - 558
  • [7] Optimal Allocation of LDOs and Decoupling Capacitors within a Distributed On-Chip Power Grid
    Sadat, Sayed Abdullah
    Canbolat, Mustafa
    Kose, Selcuk
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2018, 23 (04)
  • [8] The effects of on-chip and package decoupling capacitors and an efficient ASIC decoupling methodology
    Na, NJ
    Budell, T
    Chiu, C
    Tremble, E
    Wemple, I
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 556 - 567
  • [9] Efficient Distributed On-Chip Decoupling Capacitors for Nanoscale ICs
    Popovich, Mikhail
    Friedman, Eby G.
    Secareanu, Radu M.
    Hartin, Olin L.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (12) : 1717 - 1721
  • [10] On-Chip Decoupling Capacitor Optimization Technique
    Sh, Melikyan Vazgen
    Karo, Safaryan H.
    Avetisyan, Aram, V
    Hakhverdyan, Tigran A.
    2017 IEEE 37TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2017, : 116 - 118