Performance, Power and Cooling Trade-Offs with NCFET-based Many-Cores

被引:8
|
作者
Rapp, Martin [1 ]
Salamin, Sami [1 ]
Amrouch, Hussam [1 ]
Pahwa, Girish [2 ]
Chauhan, Yogesh [2 ]
Henkel, Joerg [1 ]
机构
[1] Karlsruhe Inst Technol, Dept Comp Sci, Karlsruhe, Germany
[2] Indian Inst Technol Kanpur, Elect Engn Dept, Kanpur, Uttar Pradesh, India
关键词
Negative Capacitance; NCFET; FinFET; Many-Cores; Processor Performance; Emerging Technology; NEGATIVE CAPACITANCE;
D O I
10.1145/3316781.3317880
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Negative Capacitance Field-Effect Transistor (NCFET) is an emerging technology that incorporates a ferroelectric layer within the transistor gate stack to overcome the fundamental limit of sub-threshold swing in transistors. Even though physics-based NCFET models have been recently proposed, system-level NCFET models do not exist and research is still in its infancy. In this work, we are the first to investigate the impact of NCFET on performance, energy and cooling costs in many-core processors. Our proposed methodology starts from accurate physics models all the way up to the system level, where the performance and power of a many-core are widely affected. Our new methodology and system-level models allow, for the first time, the exploration of the novel trade-offs between performance gains and power losses that NCFET now offers to system-level designers. We demonstrate that an optimal ferroelectric thickness does exist. In addition, we reveal that current state-of-the-art power management techniques fail when NCFET (with a thick ferroelectric layer) comes into play.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Run-Time Mapping for Reliable Many-Cores Based on Energy/Performance Trade-offs
    Bolchini, C.
    Carminati, M.
    Miele, A.
    Das, A.
    Kumar, A.
    Veeravalli, B.
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 58 - 64
  • [2] Dynamic Power and Energy Management for NCFET-Based Processors
    Salamin, Sami
    Rapp, Martin
    Henkel, Joerg
    Gerstlauer, Andreas
    Amrouch, Hussam
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (11) : 3361 - 3372
  • [3] Power-performance trade-offs in wide and clustered VLIW cores for numerical codes
    Pericàs, M
    Ayguadé, E
    Zalamea, J
    Llosa, J
    Valero, M
    HIGH PERFORMANCE COMPUTING, 2003, 2858 : 113 - 126
  • [4] Scaling Analysis of Performance Trade-Offs in Electronics Cooling
    Green, Craig E.
    Fedorov, Andrei G.
    Joshi, Yogendra K.
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 2, 2010, : 1047 - 1056
  • [5] Managing power, performance and reliability trade-offs
    Raghavan, Padma
    Kandemir, Mahmut
    Irwin, Mary Jane
    Malkowski, Konrad
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 2656 - 2660
  • [6] Power/performance trade-offs for Direct networks
    Patel, CS
    Chai, SM
    Yalamanchili, S
    Schimmel, DE
    PARALLEL COMPUTER ROUTING AND COMMUNICATION, 1998, 1417 : 231 - 244
  • [7] Power Performance Trade-Offs in Operational Amplifiers
    Brand, Thomas
    New Electronics, 2024, 57 (10):
  • [8] Scalable Probabilistic Power Budgeting for Many-Cores
    Pathania, Anuj
    Khdr, Heba
    Shafique, Muhammad
    Mitra, Tulika
    Henkel, Joerg
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 864 - 869
  • [9] Architectural trade-offs in the design of low power FIR filtering cores
    Erdogan, AT
    Zwyssig, E
    Arslan, T
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2004, 151 (01): : 10 - 17
  • [10] Performance and Power Consumption Trade-offs for a VLIW DSP
    Ibrahim, Mostafa E. A.
    Rupp, Markus
    Habib, S. E. -D.
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 197 - +