Scalable techniques and tools for reliability analysis of large circuits

被引:11
|
作者
Bhaduri, Debayan [1 ]
Shukla, Sandeep [1 ]
Graham, Paul [2 ]
Gokhale, Maya [2 ]
机构
[1] Virginia Tech, Fermat Lab, Blacksburg, VA 24061 USA
[2] Los Alamos Natl Lab, POB 1663, Los Alamos, NM 87544 USA
关键词
D O I
10.1109/VLSID.2007.139
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the rapid advancement of CMOS and non-CMOS nanotechnologies, circuit reliability is becoming an important design parameter In recent years, a number of reliability evaluation methodologies based on probabilistic model checking, probabilistic transition matrices, etc., have been proposed. Scalability has been a concern in the wide applicability of these methodologies to the reliability analysis of large circuits. In this paper, we discuss the similarities between these reliability evaluation methodologies and focus mainly on the scalability issue. In particular, we develop a scalable technique for the model checking-based methodology, and show how this technique can be applied to the other methodologies. We also develop a tool called SETRA that can be used to integrate the scalable forms of these methodologies in the conventional circuit design flow.
引用
收藏
页码:705 / +
页数:2
相关论文
共 50 条
  • [1] Reliability analysis of large circuits using scalable techniques and tools
    Bhaduri, Debayan
    Shukla, Sandeep K.
    Graham, Paul S.
    Gokhale, Maya B.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2447 - 2460
  • [2] Accurate and scalable reliability analysis of logic circuits
    Choudhury, Mihir R.
    Mohanram, Kartik
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1454 - 1459
  • [3] Reliability Analysis of Logic Circuits Using Probabilistic Techniques
    Grandhi, Satish
    Spagnol, Christian
    Popovici, Emanuel
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [4] A scalable parallel algorithm for reachability analysis of very large circuits
    Heyman, T
    Geist, D
    Grumberg, O
    Schuster, A
    FORMAL METHODS IN SYSTEM DESIGN, 2002, 21 (03) : 317 - 338
  • [5] A Scalable Parallel Algorithm for Reachability Analysis of Very Large Circuits
    Tamir Heyman
    Danny Geist
    Orna Grumberg
    Assaf Schuster
    Formal Methods in System Design, 2002, 21 : 317 - 338
  • [6] Optical tools and techniques for failure analysis of modern integrated circuits
    Cole, EI
    Bruce, MR
    Barton, DL
    Tangyunyong, P
    Bruce, VJ
    Hawkins, CF
    Soden, JM
    Henderson, L
    Ring, RM
    Chong, WL
    Eppes, DH
    Wilcox, J
    Benson, DA
    2003 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2003, : 537 - 538
  • [7] IC FAILURE ANALYSIS - TECHNIQUES AND TOOLS FOR QUALITY AND RELIABILITY IMPROVEMENT
    SODEN, JM
    ANDERSON, RE
    MICROELECTRONICS AND RELIABILITY, 1995, 35 (03): : 429 - 453
  • [8] IC failure analysis: techniques and tools for quality and reliability improvement
    Sandia Natl Lab, Albuquerque, United States
    Microelectron Reliab, 3 (429-453):
  • [9] IC FAILURE ANALYSIS - TECHNIQUES AND TOOLS FOR QUALITY AND RELIABILITY IMPROVEMENT
    SODEN, JM
    ANDERSON, RE
    PROCEEDINGS OF THE IEEE, 1993, 81 (05) : 703 - 715
  • [10] Scalable parallel matrix solver for steady state analysis of large nonlinear circuits
    Soveiko, Nick
    Nakhla, Michel
    Achar, Ramachandra
    Gad, Emad
    2008 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-4, 2008, : 1408 - +