Silicon Effect-Aware Full-Chip Extraction and Mitigation of TSV-to-TSV Coupling

被引:30
|
作者
Peng, Yarui [1 ]
Song, Taigon [1 ]
Petranovic, Dusan [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Mentor Graph Corp, Fremont, CA 94538 USA
基金
美国国家科学基金会;
关键词
3-D IC; full-chip; noise optimization; TSV parasitic extraction; TSV-to-TSV coupling; THROUGH-SILICON; VIAS; OPTIMIZATION; MODEL;
D O I
10.1109/TCAD.2014.2359578
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a silicon effect-aware multiTSV model. Through-silicon-via (TSV) depletion region, silicon substrate discharging path and electrical field distribution around TSV neighbor are modeled and studied in full-chip design. Verification with field solver and full-chip TSV-to-TSV coupling analysis in both the worst case and the average case show this model is accurate and efficient. It is found that 3-D nets receive more noise than their 2-D counterparts due to TSV-to-TSV coupling. To alleviate this coupling noise on TSV nets, two new optimization methods are investigated. One way is to utilize guard rings around the victim TSV so as to form a stronger discharging path, an alternative approach is to adopt differential signal transmission to improve noise immunity. These techniques have been implemented on 3-D IC designs with TSVs placed regularly or irregularly. Full-chip analysis results show that our approaches are effective in noise reduction with small area overhead.
引用
收藏
页码:1900 / 1913
页数:14
相关论文
共 17 条
  • [1] Full-Chip Multiple TSV-to-TSV Coupling Extraction and Optimization in 3D ICs
    Song, Taigon
    Liu, Chang
    Peng, Yarui
    Lim, Sung Kyu
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [2] On Accurate Full-Chip Extraction and Optimization of TSV-to-TSV Coupling Elements in 3D ICs
    Peng, Yarui
    Song, Taigon
    Petranovic, Dusan
    Lim, Sung Kyu
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 281 - 288
  • [3] Full-Chip TSV-to-TSV Coupling Analysis and Optimization in 3-D IC
    Liu, Chang
    Song, Taigon
    Cho, Jonghyun
    Kim, Joohee
    Kim, Joungho
    Lim, Sung Kyu
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 783 - 788
  • [4] Multi-TSV and E-Field Sharing Aware Full-chip Extraction and Mitigation of TSV-to-Wire Coupling
    Peng, Yarui
    Petranovic, Dusan
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (12) : 1964 - 1976
  • [5] Mitigation Techniques Against TSV-to-TSV Coupling in 3DIC
    Deng, Quan
    Zhang, Minxuan
    Zhao, Zhenyu
    Li, Peng
    COMPUTER ENGINEERING AND TECHNOLOGY, 2016, 592 : 182 - 190
  • [6] TSV-to-TSV Inductive Coupling-Aware Coding Scheme for 3D Network-on-Chip
    Eghbal, Ashlcan
    Yaghini, Pooria M.
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 92 - 97
  • [7] A Novel Entropy Production Based Full-Chip TSV Fatigue Analysis
    Wang, Tianchen
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    Shi, Yiyu
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 744 - 751
  • [8] TSV Stress-Aware Full-Chip Mechanical Reliability Analysis and Optimization for 3D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David Z.
    Lim, Sung Kyu
    COMMUNICATIONS OF THE ACM, 2014, 57 (01) : 107 - 115
  • [9] TSV Stress-Aware Full-Chip Mechanical Reliability Analysis and Optimization for 3-D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David Z.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (08) : 1194 - 1207
  • [10] TSV Stress-Aware, Full-Chip Mechanical Reliability Analysis and Optimization for 3-D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David
    Lim, Sung Kyu
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 188 - 193