A methodology for the formal verification of FFT algorithms in HOL

被引:0
|
作者
Akbarpour, B [1 ]
Tahar, S [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
来源
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper addresses the formal specification and verification of fast Fourier transform (FFT) algorithms at different abstraction levels based on the HOL theorem prover. We make use of existing theories in HOL on real and complex numbers, IEEE standard floating-point, and fixed-point arithmetics to model the FFT algorithms. Then, we derive, by proving theorems in HOL, expressions for the accumulation of roundoff error in floating- and fixed-point FFT designs with respect to the corresponding ideal real and complex numbers specification. The HOL formalization and proofs are found to be in good agreement with the theoretical paper-and-pencil counterparts. Finally, we use a classical hierarchical proof approach in HOL to prove that the FFT implementations at the register transfer level (RTL) implies the corresponding high level fixed-point algorithmic specification.
引用
收藏
页码:37 / 51
页数:15
相关论文
共 50 条
  • [1] A methodology for the formal verification of FFT algorithms in HOL
    Akbarpour, B
    Tahar, S
    FORMAL METHODS IN COMPUTER-AIDED DESIGN, PROCEEDINGS, 2004, 3312 : 37 - 51
  • [2] A 2-LEVEL FORMAL VERIFICATION METHODOLOGY USING HOL AND COSMOS
    SEGER, CJH
    JOYCE, JJ
    LECTURE NOTES IN COMPUTER SCIENCE, 1992, 575 : 299 - 309
  • [3] A Methodology for the Formal Verification of Dynamic Fault Trees Using HOL Theorem Proving
    Elderhalli, Yassmeen
    Hasan, Osman
    Tahar, Sofiene
    IEEE ACCESS, 2019, 7 : 136176 - 136192
  • [4] Formal verification of dead code elimination in Isabelle/HOL
    Blech, JO
    Gesellensetter, L
    Glesner, S
    SEFM 2005: Third IEEE International Conference on Software Engineering and Formal Methods, Proceedings, 2005, : 200 - 209
  • [5] ON THE COMPARISON OF HOL AND BOYER-MOORE FOR FORMAL HARDWARE VERIFICATION
    ANGELO, CM
    VERKEST, D
    CLAESEN, L
    DEMAN, H
    FORMAL METHODS IN SYSTEM DESIGN, 1993, 2 (01) : 45 - 72
  • [6] Formal verification of tail distribution bounds in the HOL theorem prover
    Hasan, Osman
    Tahar, Sofiene
    MATHEMATICAL METHODS IN THE APPLIED SCIENCES, 2009, 32 (04) : 480 - 504
  • [7] Formal analysis and verification of an OFDM modem design using HOL
    Abdullah, Abu Nasser M.
    Akbarpour, Behzad
    Tahar, Sofiene
    PROCEEDINGS OF FORMAL METHODS IN COMPUTER AIDED DESIGN, 2006, : 189 - +
  • [8] Formal Verification of Financial Algorithms
    Passmore, Grant Olney
    Ignatovich, Denis
    AUTOMATED DEDUCTION - CADE 26, 2017, 10395 : 26 - 41
  • [9] Formal verification with Isabelle/HOL in practice: Finding a bug in the GCC scheduler
    Gesellensetter, Lars
    Glesner, Sabine
    Salecker, Elke
    FORMAL METHODS FOR INDUSTRIAL CRITICAL SYSTEMS, 2008, 4916 : 85 - +
  • [10] Formal verification of a modern SAT solver by shallow embedding into Isabelle/HOL
    Maric, Filip
    THEORETICAL COMPUTER SCIENCE, 2010, 411 (50) : 4333 - 4356