A 90-nm logic technology featuring strained-silicon

被引:504
|
作者
Thompson, SE [1 ]
Armstrong, M [1 ]
Auth, C [1 ]
Alavi, M [1 ]
Buehler, M [1 ]
Chau, R [1 ]
Cea, S [1 ]
Ghani, T [1 ]
Glass, G [1 ]
Hoffman, T [1 ]
Jan, CH [1 ]
Kenyon, C [1 ]
Klaus, J [1 ]
Kuhn, K [1 ]
Ma, ZY [1 ]
Mcintyre, B [1 ]
Mistry, K [1 ]
Murthy, A [1 ]
Obradovic, B [1 ]
Nagisetty, R [1 ]
Nguyen, P [1 ]
Sivakumar, S [1 ]
Shaheed, R [1 ]
Shiften, L [1 ]
Tufts, B [1 ]
Tyagi, S [1 ]
Bohr, M [1 ]
El-Mansy, Y [1 ]
机构
[1] Intel Corp, Log Technol Dev, Hillsboro, OR 97124 USA
关键词
CMOS; metal-oxide-semiconductor field-effect transistors (MOSFETs); strained-silicon; very large scale integration (VLSI);
D O I
10.1109/TED.2004.836648
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A leading-edge 90-nm technology with 1.2-nm physical gate oxide, 45-nm gate length, strained silicon, NiSi, seven layers of Cu interconnects, and low-kappa CDO for high-performance dense logic is presented. Strained silicon is used to increase saturated n-type and p-type metal-oxide-semiconductor field-effect transistors (MOSFETs) drive currents by 10% and 25%, respectively. Using selective epitaxial Si1-xGex in the source and drain regions, longitudinal uniaxial compressive stress is introduced into the p-type MOSEFT to increase hole mobility by > 50%. A tensile silicon nitride-capping layer is used to introduce tensile strain into the n-type MOSFET and enhance electron mobility by 20%. Unlike all past strained-Si work, the hole mobility enhancement in this paper is present at large vertical electric fields, in nanoscale transistors making this strain technique useful for advanced logic technologies. Furthermore, using piezoresistance coefficients it is shown that significantly less strain (similar to 5 X) is needed for a given PMOS mobility enhancement when applied via longitudinal uniaxial compression versus in-plane biaxial tension using the conventional Si1-xGex substrate approach.
引用
收藏
页码:1790 / 1797
页数:8
相关论文
共 50 条
  • [1] A logic nanotechnology featuring strained-silicon
    Thompson, SE
    Armstrong, M
    Auth, C
    Cea, S
    Chau, R
    Glass, G
    Hoffman, T
    Klaus, J
    Ma, ZY
    Mcintyre, B
    Murthy, A
    Obradovic, B
    Shifren, L
    Sivakumar, S
    Tyagi, S
    Ghani, T
    Mistry, K
    Bohr, M
    El-Mansy, Y
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (04) : 191 - 193
  • [2] A 90nm high volume manufacturing logic technology featuring novel 45nm gate length strained silicon CMOS transistors
    Ghani, T
    Armstrong, M
    Auth, C
    Bost, M
    Charvat, P
    Glass, G
    Hoffmann, T
    Johnson, K
    Kenyon, C
    Klaus, J
    McIntyre, B
    Mistry, K
    Murthy, A
    Sandford, J
    Silberstein, M
    Sivakumar, S
    Smith, P
    Zawadzki, K
    Thompson, S
    Bohr, M
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 978 - 980
  • [3] 90-nm process technology
    不详
    AMERICAN CERAMIC SOCIETY BULLETIN, 2002, 81 (12): : 16 - 16
  • [4] Strained-silicon on silicon and strained-silicon on silicon-germanium on silicon by relaxed buffer bonding
    Isaacson, DM
    Taraschi, G
    Pitera, AJ
    Ariel, N
    Langdo, TA
    Fitzgerald, EA
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2006, 153 (02) : G134 - G140
  • [5] Strained-Silicon as new high-speed technology
    Shapin, Alexey G.
    Kalinin, Sergey V.
    EDM 2006: 7TH ANNUAL INTERNATIONAL WORKSHOP AND TUTORIALS ON ELECTRON DEVICES AND MATERIALS, PROCEEDINGS, 2006, : 21 - 23
  • [6] A 90 nm logic technology featuring 50nm strained silicon channel transistors, 7 layers of Cu interconnects, low k ILD, and 1 um2 SRAM cell
    Thompson, S
    Anand, N
    Armstrong, M
    Auth, C
    Arcot, B
    Alavi, M
    Bai, P
    Bielefeld, J
    Bigwood, R
    Brandenburg, J
    Buehler, M
    Cea, S
    Chikarmane, V
    Choi, C
    Frankovic, R
    Ghani, T
    Glass, G
    Han, W
    Hoffmann, T
    Hussein, M
    Jacob, P
    Jain, A
    Jan, C
    Joshi, S
    Kenyon, C
    Klaus, J
    Klopcic, S
    Luce, J
    Ma, Z
    Mcintyre, B
    Mistry, K
    Murthy, A
    Nguyen, P
    Pearson, H
    Sandford, T
    Schweinfurth, R
    Shaheed, R
    Sivakumar, S
    Taylor, M
    Tufts, B
    Wallace, C
    Wang, P
    Weber, C
    Bohr, M
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 61 - 64
  • [7] NEC unveils 90-nm embedded DRAM technology
    不详
    AMERICAN CERAMIC SOCIETY BULLETIN, 2005, 84 (05): : 6 - 6
  • [8] Strained-silicon metrology using a multi-technology optical system
    Pois, H
    Morris, S
    Opsal, J
    Paranjpe, A
    Cody, N
    Landin, T
    Metrology, Inspection, and Process Control for Microlithography XIX, Pts 1-3, 2005, 5752 : 1117 - 1126
  • [9] A 65nm CMOS SOC technology featuring strained silicon transistors for RF applications
    Post, I.
    Akbar, M.
    Curello, G.
    Gannavaram, S.
    Hafez, W.
    Jalan, U.
    Komeyli, K.
    Lin, J.
    Lindert, N.
    Park, J.
    Rizk, J.
    Sacks, G.
    Tsai, C.
    Yeh, D.
    Bai, P.
    Jan, C. -H.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 203 - +
  • [10] Strained-Silicon Heterojunction Bipolar Transistor
    Persson, Stefan
    Fjer, Mouhine
    Escobedo-Cousin, Enrique
    Olsen, Sarah H.
    Malm, Bengt Gunnar
    Wang, Yong-Bin
    Hellstrom, Per-Erik
    Ostling, Mikael
    O'Neill, Anthony G.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (06) : 1243 - 1252