A MULTI-LAYERED XML SCHEMA AND DESIGN TOOL FOR REUSING AND INTEGRATING FPGA IP

被引:6
|
作者
Arnesen, Adam [1 ]
Rollins, Nathaniel [1 ]
Wirthlin, Michael [1 ]
机构
[1] Brigham Young Univ, Dept Elect & Comp Engn, NSF, Ctr High Performance Reconfigurable Comp CHREC, Provo, UT 84602 USA
基金
美国国家科学基金会;
关键词
D O I
10.1109/FPL.2009.5272468
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Reconfigurable computing systems remain difficult to use and program. One way to increase design productivity for these systems is through reuse of previously developed and verified intellectual property (IP) cores. This paper presents CHREC XML, a XML schema that facilitates IP reuse by encapsulating the details of reusable IP cores at multiple levels of abstraction. This schema is independent from any design language or tool and can be used by any tool to understand many details about the interface of a reusable circuit. An IF integration tool was also created based on this schema to demonstrate the ease of IP reuse when cores are described in this meta-data description. This IP integration tool allows a designer to easily select and integrate IP cores from a variety of languages/tools and automatically run the appropriate tools to generate the cores in a form usable by downstream implementation tools.
引用
收藏
页码:472 / 475
页数:4
相关论文
共 50 条
  • [1] Network design for multi-layered photonic IP networks considering IP traffic growth
    Kaneda, S
    Uyematsu, T
    Nagatsu, N
    Sato, K
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2004, E87B (02) : 302 - 309
  • [2] Implementation of a multi-layered fuzzy controller on an FPGA
    Khatra, Ajit P.
    Rattan, Kuldip S.
    NAFIPS 2006 - 2006 ANNUAL MEETING OF THE NORTH AMERICAN FUZZY INFORMATION PROCESSING SOCIETY, VOLS 1 AND 2, 2006, : 420 - +
  • [3] Optimum design of multi-layered vessels
    Jahed, Hamid
    Farshi, Behrooz
    Karimi, Morvarid
    Proceedings of the ASME Pressure Vessels and Piping Conference 2005, Vol 2, 2005, 2 : 207 - 213
  • [4] The multi-layered network design problem
    Knippel, Arnaud
    Lardeux, Benoit
    EUROPEAN JOURNAL OF OPERATIONAL RESEARCH, 2007, 183 (01) : 87 - 99
  • [5] Impedance Design for Multi-layered Vias
    Gu, Xiaoxiong
    Ruehli, Albert E.
    Ritter, Mark B.
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 297 - 300
  • [6] Integrating the Semantics of Deterministic Multi-layered Communication Systems
    Crespo, Rui Gustavo
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2005, 115 : 59 - 68
  • [7] A GRAPHICAL METHOD FOR THE DESIGN OF MULTI-LAYERED COATINGS
    KARD, PG
    DOKLADY AKADEMII NAUK SSSR, 1956, 108 (01): : 60 - 63
  • [8] Tunnel lining design in multi-layered grounds
    Ngoc-Anh Do
    Dias, Daniel
    TUNNELLING AND UNDERGROUND SPACE TECHNOLOGY, 2018, 81 : 103 - 111
  • [9] DESIGN OF MULTI-LAYERED CYLINDRICAL PRESSURE VESSELS
    SABBAGHIAN, M
    NANDAN, D
    CHEMICAL AND PROCESS ENGINEERING, 1969, 50 (05): : 91 - +
  • [10] Design of multi-layered nanoparticles as a DNA carrier
    Maruyama, A
    Ishihara, T
    Kim, JS
    Kim, SW
    Akaike, T
    COLLOIDS AND SURFACES A-PHYSICOCHEMICAL AND ENGINEERING ASPECTS, 1999, 153 (1-3) : 439 - 443