High performance coreless flip-chip BGA packaging technology

被引:4
|
作者
Chang, David [1 ]
Wang, Y. P. [1 ]
Hsiao, C. S. [1 ]
机构
[1] Siliconware Precis Ind Co Ltd, 123 Sec 3,Da Fong Rd, Taichung, Taiwan
关键词
D O I
10.1109/ECTC.2007.374035
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper described the shadow moire measurement of bare flip chip coreless and standard (3/2/3) BGA substrate to inspect the change of each thermal history (0hr, after pre-baking, IR-reflow), the warpage increased significantly on IR reflow peak temperature and largest warpage located around the C4 area of coreless FCBGA substrate and standard FCBGA substrate change was not obvious. Electrical performance was simulated by Ansoft Q3D and HFSS software, the coreless flip chip BGA substrate showed higher insertion loss and lower return loss than standard (3/2/3) flip chip BGA substrate. Bump stress, die stress and Cu trace stress of substrate were simulated by FEA (Finite Element Analysis) method, the results indicate that coreless flip chip BGA performs lower die stress and bump stress and higher trace stress than standard (3/2/3) flip-chip BGA. Furthermore, this study also found out the optimal assembly process condition. For the reliability evaluation, all of packages were subjected to pre-condition of JEDEC Level 3, TCT (Temperature Cycling Test), HTSL (High temperature Storage Life) and HAST (High accelerated stress test) and the results showed passed.
引用
收藏
页码:1765 / +
页数:2
相关论文
共 50 条
  • [1] Advantage and challenge of coreless flip-chip BGA
    Lin, Elva
    Chang, David
    Jiang, Don-Son
    Wang, Yp.
    Hsiao, C. S.
    2007 INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 346 - 349
  • [2] High-performance flip-chip BGA technology based on thin-core and coreless package substrate
    Koide, Masateru
    Fukuzono, Kenji
    Yoshimura, Hideaki
    Sato, Toshihisa
    Abe, Kenichiro
    Fujisaki, Hidehiko
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1869 - +
  • [3] High-performance flip-chip BGA technology based on thin-core and coreless package substrate
    Fujitsu Limited, Kawasaki 211-8588, Japan
    不详
    J. Jpn. Inst. Electron. Packag., 2008, 3 (212-216):
  • [4] Coreless Substrate for High Performance Flip Chip Packaging
    Wang, James
    Ding, Y. C.
    Liao, Lia
    Yang, Penny
    Lai, Yi-Shao
    Tseng, Andy
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 819 - 823
  • [5] Flip-chip BGA meets gigahertz packaging needs
    Hamano, T
    Ueno, S
    ELECTRONIC PRODUCTS MAGAZINE, 1999, : 30 - 31
  • [6] High-performance flip-chip BGA based on multi-layer thin-film packaging technology
    Shimoto, T
    Kikuchi, K
    Honda, H
    Kata, K
    Baba, K
    Matsui, K
    2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 10 - 15
  • [7] A new flip-chip technology for high-density packaging
    Smith, DL
    Alimonda, AS
    46TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1996 PROCEEDINGS, 1996, : 1069 - 1073
  • [8] Flip-chip packaging interconnect technology and reliability
    He, XL
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 748 - 752
  • [9] Experimental and Numerical Investigations on Solder Reliability for Flip-Chip BGA Packaging
    Chen, Ching-, I
    Lee, Cheng-Chung
    Ni, Ching-Yu
    IEEE/SOLI'2008: PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON SERVICE OPERATIONS AND LOGISTICS, AND INFORMATICS, VOLS 1 AND 2, 2008, : 2756 - +
  • [10] Design and Electrical Performance Analysis on Coreless Flip Chip BGA Substrate
    Huang, Chih-Yi
    Wang, Chen-Chao
    Hsieh, Tsun-Lung
    Tsai, Cheng-Yu
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,