Experimental verification of layout physical verification of silicon photonics

被引:0
|
作者
El Shamy, Raghi S. [1 ]
Swillam, Mohamed A. [1 ]
机构
[1] Amer Univ Cairo, Cairo, Egypt
来源
SILICON PHOTONICS XIII | 2018年 / 10537卷
关键词
Silicon on insulator technology; photonic integrated circuits; physical verification process; directional couplers;
D O I
10.1117/12.2290644
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Silicon photonics have been approved as one of the best platforms for dense integration of photonic integrated circuits (PICs) due to the high refractive index contrast among its materials. Silicon on insulator (SOT) is a widespread photonics technology, which support a variety of devices for lots of applications. As the photonics market is growing, the number of components in the PICs increases which increase the need for an automated physical verification (PV) process. This PV process will assure reliable fabrication of the PICs as it will check both the manufacturability and the reliability of the circuit. However, PV process is challenging in the case of PICs as it requires running an exhaustive electromagnetic (EM) simulations. Our group have recently proposed an empirical closed form models for the directional coupler and the waveguide bends based on the SOI technology. The models have shown a very good agreement with both finite element method (FEM) and finite difference time domain (FDTD) solvers. These models save the huge time of the 3D EM simulations and can be easily included in any electronic design automation (EDA) flow as the equations parameters can be easily extracted from the layout. In this paper we present experimental verification for our previously proposed models. SOI directional couplers with different dimensions have been fabricated using electron beam lithography and measured. The results from the measurements of the fabricate devices have been compared to the derived models and show a very good agreement. Also the matching can reach 100% by calibrating certain parameter in the model.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Analytical parasitic extraction for fast physical verification of silicon photonics
    El Shamy, Raghi S.
    Ismail, Mohamed
    Swillam, Mohamed A.
    Madkour, Kareem
    Hammouda, Sherif
    2016 PHOTONICS NORTH (PN), 2016,
  • [2] Study of LVS methodology for layout physical verification
    Shi, Chunqi
    Wu, Jin
    Chang, Changyuan
    Wei, Tongli
    Dianzi Qijian/Journal of Electron Devices, 2002, 25 (02):
  • [3] An approach to layout and process verification for microsystem physical design
    K. Hahn
    R. Brück
    Microsystem Technologies, 1997, 3 : 53 - 60
  • [4] An approach to layout and process verification for microsystem physical design
    Hahn, K
    Bruck, R
    MICROSYSTEM TECHNOLOGIES, 1997, 3 (02) : 53 - 60
  • [5] The simulation design and verification of integrated optical waveguide in silicon photonics
    Hu, Wenliang
    Qi, Zhiqiang
    Sun, Haocheng
    SIXTH SYMPOSIUM ON NOVEL OPTOELECTRONIC DETECTION TECHNOLOGY AND APPLICATIONS, 2020, 11455
  • [6] HIERARCHICAL LAYOUT VERIFICATION
    WAGNER, TJ
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (01): : 31 - 37
  • [7] Physical verification tool runs from inside layout packages
    Maliniak, D
    ELECTRONIC DESIGN, 2001, 49 (15) : 39 - 39
  • [8] Advanced physical models for mask data verification and impacts on physical layout synthesis
    Qian, QD
    Tan, SXD
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 125 - 130
  • [9] Layout and Reticle verification for FPD
    Takagi, Makoto
    Yamaguchi, Kouji
    Chida, Hideki
    Munakata, Tsuneo
    Ono, Nobuto
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XIX, 2012, 8441
  • [10] LithoScope: Simulation based mask layout verification with physical resist model
    Qian, QD
    22ND ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PTS 1 AND 2, 2002, 4889 : 1234 - 1241