A new approach to test generation and test compaction for scan circuits

被引:0
|
作者
Pomeranz, I [1 ]
Reddy, SM [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a new approach to test generation and test compaction for scan circuits that eliminates the distinction between scan operations and application of primary input vectors. Under this approach, the scan-in, scan-select and scan-out lines are treated as conventional primary inputs or primary outputs of the circuit. As a result, limited scan operations, where scan chains are shifted a number of times smaller than their lengths, are incorporated naturally into the test sequences generated by this approach. This leads to very aggressive compaction, resulting in test sequences with the lowest known test application times for benchmark circuits.
引用
收藏
页码:1000 / 1005
页数:6
相关论文
共 50 条
  • [1] Transparent scan: A new approach to test generation and test compaction for scan circuits that incorporates limited scan operations
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (12) : 1663 - 1670
  • [2] An approach to test compaction for scan circuits that enhances at-speed testing
    Pomeranz, I
    Reddy, SM
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 156 - 161
  • [3] Static test compaction for diagnostic test sets of full-scan circuits
    Pomeranz, I.
    Reddy, S. M.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (05): : 365 - 373
  • [4] New approach to test generation for combinational circuits
    Zhao, Chun-Hui
    Hou, Yan-Li
    Hu, Jia-Wei
    Lan, Hai-Yan
    Journal of Harbin Institute of Technology (New Series), 2009, 16 (01) : 61 - 65
  • [5] A new approach to test generation for combinational circuits
    赵春晖
    侯艳丽
    胡佳伟
    兰海燕
    Journal of Harbin Institute of Technology(New series), 2009, (01) : 61 - 65
  • [6] Test generation for embedded circuits under the transparent-scan approach
    Pomeranz, I
    Reddy, SM
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (06): : 713 - 720
  • [7] Static test compaction for circuits with multiple independent scan chains
    Pomeranz, Irith
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (01): : 12 - 17
  • [8] Static test compaction for multiple full-scan circuits
    Pomeranz, I
    Reddy, SM
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 393 - 396
  • [9] Static test compaction for full-scan circuits based on combinational test sets and non-scan sequential test sequences
    Pomeranz, I
    Reddy, SM
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 335 - 340
  • [10] Automatic scan insertion and test generation for asynchronous circuits
    Beest, FT
    Peeters, A
    Verra, M
    van Berkel, K
    Kerkhoff, H
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 804 - 813