An efficient 70 GHz divide-by-4 CMOS frequency divider employing low threshold devices

被引:3
|
作者
Tibenszky, Zoltan [1 ]
Carta, Corrado [1 ]
Ellinger, Frank [1 ,2 ]
机构
[1] Tech Univ Dresden, Chair Circuit Design & Network Theory, Dresden, Germany
[2] Tech Univ Dresden, Ctr Tactile Internet Human Loop, CeTI Cluster Excellence, Dresden, Germany
关键词
CMOS integrated circuits - Threshold voltage;
D O I
10.1049/ell2.12171
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The idea to use a lower threshold, but slightly slower transistor over the fastest transistor type for large-signal circuits is presented with experimental verification for a compact divide-by-4 true single phase clock (TSPC) frequency divider. The use of the lowest threshold PMOS devices resulted in self-resonance frequencies of 41.7, 56, and 60 GHz at supply voltages of 0.5, 0.8 and 0.9 V, respectively. Compared to a divider of the same architecture in the same technology, but with higher threshold voltage devices, this corresponds to improvements of 67%, 33% and 27%, respectively. Power consumptions of 26 and 355 mu W were measured for a 20 GHz and a 70 GHz input signal for supply voltages of 0.5 and 0.9 V, respectively. The best knowledge of the authors, these results are the best reported to date for TSPC divider architecture, and they compete with state of the art for inductorless current-mode logic dividers.
引用
收藏
页码:545 / 547
页数:3
相关论文
共 50 条
  • [1] A 0.35 mW 70 GHz Divide-by-4 TSPC Frequency Divider on 22 nm FD-SOI CMOS Technology
    Tibenszky, Zoltan
    Carta, Corrado
    Ellinger, Frank
    2020 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2020, : 243 - 246
  • [2] Parasitic Conscious 54 GHz Divide-by-4 Injection-Locked Frequency Divider
    Katayama, Kosuke
    Amakawa, Shuhei
    Takano, Kyoya
    Fujishima, Minoru
    2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 103 - 105
  • [3] A 24-GHz divide-by-4 injection-locked frequency divider in 0.13-μm CMOS technology
    Chen, Chung-Chun
    Wang, Chi-Hsueh
    Huang, Bo-, Jr.
    Tsao, Hen-Wai
    Wang, Huei
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 340 - +
  • [4] A 50 GHz divide-by-4 injection lock frequency divider using matching method
    Chuang, Mei-Chen
    Kuo, Jhe-Jia
    Wang, Chi-Hsueh
    Wang, Huei
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2008, 18 (05) : 344 - 346
  • [5] A low voltage divide-by-4 injection locked frequency divider with quadrature outputs
    Lee, Shao-Hua
    Jang, Sheng-Lyang
    Chung, Yun-Hsueh
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2007, 17 (05) : 373 - 375
  • [6] A 3.6 mW 125.7-131.9 GHz Divide-by-4 Injection-Locked Frequency Divider in 90 nm CMOS
    Lee, I. -Ting
    Wang, Chiao-Hsing
    Ko, Chun-Lin
    Juang, Ying-Zong
    Liu, Shen-Iuan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2012, 22 (03) : 132 - 134
  • [7] A 1.5 mW 26.2-32.2 GHz Divide-by-4 Injection-Locked Frequency Divider in 130 nm CMOS Process
    Sun, Ya-Nan
    Li, Wei
    Chen, Chang-Ming
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1412 - 1414
  • [8] A differential BiCMOS divide-by-4 injection-locked frequency divider
    Chang, Chia-Wei
    Jang, Sheng-Lyang
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2012, 54 (12) : 2825 - 2828
  • [9] A 20.2-57.1 GHz Inductor-less Divide-by-4 Divider Chain
    Yi, Xiang
    Liang, Zhipeng
    Boon, Chirn Chye
    2017 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2017, : 1312 - 1318
  • [10] Tail-injected divide-by-4 quadrature injection locked frequency divider
    Jang, Sheng-Lyang
    Lin, Chi-Wen
    Liu, Cheng-Chen
    Juang, Miin-Horng
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2009, 96 (12) : 1225 - 1235