Quadruple and Sextuple Cross-Coupled SRAM Cell Designs With Optimized Overhead for Reliable Applications

被引:43
|
作者
Yan, Aibin [1 ]
Xiang, Jing [1 ]
Cao, Aoran [1 ]
He, Zhihui [1 ]
Cui, Jie [1 ]
Ni, Tianming [2 ]
Huang, Zhengfeng [3 ]
Wen, Xiaoqing [4 ]
Girard, Patrick [5 ]
机构
[1] Anhui Univ, Sch Comp Sci & Technol, Minist Educ, Lab Intelligent Comp & Signal Proc, Hefei 230039, Peoples R China
[2] Anhui Polytech Univ, Coll Elect Engn, Wuhu 241000, Peoples R China
[3] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230009, Peoples R China
[4] Kyushu Inst Technol, Grad Sch Comp Sci & Syst Engn, Fukuoka 8208502, Japan
[5] Univ Montpellier, CNRS, Lab Informat, Robot & Microelect Montpellier,UMR 5506, F-34095 Montpellier, France
基金
日本学术振兴会; 中国国家自然科学基金;
关键词
Transistors; SRAM cells; Reliability; Integrated circuit reliability; Inverters; Radiation hardening (electronics); Feedback loop; SRAM cell; radiation hardening; circuit reliability; soft error; double-node upset; LOW-POWER; AREA-EFFICIENT; HARDENED LATCH; SINGLE;
D O I
10.1109/TDMR.2022.3175324
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Aggressive technology scaling makes modern advanced SRAMs more and more vulnerable to soft errors such as single-node upsets (SNUs) and double-node upsets (DNUs). This paper proposes two SRAM cells; the first one is called Quadruple Cross-Coupled SRAM (QCCS) and the second one is called Sextuple Cross-Coupled SRAM (SCCS). The QCCS cell comprises four cross-coupled input-split inverters to keep stored values, and provides self-recoverability from SNUs at low cost. To improve reliability, the SCCS cell uses six cross-coupled input-split inverters to construct a large error-interceptive feedback loop and hence robustly keep stored values. The SCCS cell can self-recover from all possible SNUs and one part of DNUs; for remaining DNUs, a node-separation mechanism is used to avoid their occurrence. Simulation results demonstrate the robustness of the proposed cells. Moreover, compared with the state-of-the-art hardened cells, i.e., NASA13T, RHBD12T, We-Quatro, Zhang14T, QUCCE12T, DNUSRM, QCCM10T, QCCM12T, S4P8N, and S8P4N, the QCCS cell reduces read access time by 17%, write access time by 19%, power dissipation by 4% and silicon area overhead by 10% on average, while the SCCS cell reduces read access time by 44% as well as write access time by 13% on average at the cost of moderate increase in power dissipation and silicon area overhead.
引用
收藏
页码:282 / 295
页数:14
相关论文
共 50 条
  • [1] Design of a Sextuple Cross-Coupled SRAM Cell with Optimized Access Operations for Highly Reliable Terrestrial Applications
    Yan, Aibin
    Wu, Zhen
    Zhou, Jun
    Hu, Yuanjie
    Chen, Yan
    Ying, Zuobin
    Wen, Xiaoqing
    Girard, Patrick
    2019 IEEE 28TH ASIAN TEST SYMPOSIUM (ATS), 2019, : 55 - 60
  • [2] A Sextuple Cross-Coupled SRAM Cell Protected against Double-Node Upsets
    Yan, Aibin
    Chen, Yan
    Zhou, Jun
    Cui, Jie
    Ni, Tianming
    Wen, Xiaoqing
    Girard, Patrick
    2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 54 - 58
  • [3] Quadruple Cross-Coupled Latch-Based 10T and 12T SRAM Bit-Cell Designs for Highly Reliable Terrestrial Applications
    Jiang, Jianwei
    Xu, Yiran
    Zhu, Wenyi
    Xiao, Jun
    Zou, Shichang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) : 967 - 977
  • [4] Two sextuple cross-coupled SRAM cells with double-node-upset protection and cost optimization for aerospace applications
    Yan, Aibin
    Xiang, Jing
    Chang, Yang
    Huang, Zhengfeng
    Cui, Jie
    Girard, Patrick
    Wen, Xiaoqing
    MICROELECTRONICS JOURNAL, 2023, 139
  • [5] A highly reliable and low-power cross-coupled 18T SRAM cell
    Cai, Shuo
    Wen, Yan
    Ouyang, Jiangbiao
    Wang, Weizheng
    Yu, Fei
    Li, Bo
    MICROELECTRONICS JOURNAL, 2023, 134
  • [6] Cross-Coupled nFET Preamplifier for Low Voltage SRAM
    Lee, Sangheon
    Park, Jaehyun
    Jeong, Hanwool
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (09) : 3604 - 3608
  • [7] Novel Quadruple Cross-Coupled Memory Cell Designs With Protection Against Single Event Upsets and Double-Node Upsets
    Yan, Aibin
    Zhou, Jun
    Hu, Yuanjie
    Cui, Jie
    Huang, Zhengfeng
    Girard, Patrick
    Wen, Xiaoqing
    IEEE ACCESS, 2019, 7 : 176188 - 176196
  • [8] Cross-Coupled Noise Propagation in VLSI Designs
    Vladimir Zolotov
    David Blaauw
    Rajendran Panda
    Chanhee Oh
    Analog Integrated Circuits and Signal Processing, 2003, 35 : 133 - 142
  • [9] Cross-coupled noise propagation in VLSI designs
    Zolotov, V
    Blaauw, D
    Panda, R
    Oh, C
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (2-3) : 133 - 142
  • [10] Novel Quadruple-Node-Upset-Tolerant Latch Designs With Optimized Overhead for Reliable Computing in Harsh Radiation Environments
    Yan, Aibin
    Xu, Zhelong
    Feng, Xiangfeng
    Cui, Jie
    Chen, Zhili
    Ni, Tianming
    Huang, Zhengfeng
    Girard, Patrick
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 404 - 413