Design of a sampling strategy for measuring and compensating for overlay errors in semiconductor manufacturing

被引:27
|
作者
Chien, CF
Chang, KH
Chen, CP
机构
[1] Natl Tsing Hua Univ, Dept Ind Engn & Engn Management, Hsinchu 30043, Taiwan
[2] Macronix Int Co Ltd, Hsinchu 30077, Taiwan
关键词
D O I
10.1080/0020754031000087256
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
To enhance the resolution and alignment accuracy in semiconductor manufacturing, it is important to measure overlay errors and control them into the tolerances by removing assignable causes. A number of related studies have been done to examine the factors causing the overlay errors, to propose mathematical models and to develop overlay error control methods. However, the involved sampling strategies received little attention. This study aimed to propose specific designs of sampling patterns effectively to measure and compensate for overlay errors within the limited number of samples in practice. To verify the validity of the proposed approach, the sampling strategies were compared using empirical data from a wafer fabrication facility. The proposed sampling patterns had a higher goodness of fit for the overlay model and lower residuals after compensation. This paper concludes with our findings and discussions on further research.
引用
收藏
页码:2547 / 2561
页数:15
相关论文
共 50 条
  • [1] Sampling strategy and model to measure and compensate the overlay errors
    Chien, CF
    Chang, KH
    Chen, CP
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XV, 2001, 4344 : 245 - 256
  • [2] UNISON analysis to model and reduce step-and-scan overlay errors for semiconductor manufacturing
    Chen-Fu Chien
    Chia-Yu Hsu
    Journal of Intelligent Manufacturing, 2011, 22 : 399 - 412
  • [3] UNISON analysis to model and reduce step-and-scan overlay errors for semiconductor manufacturing
    Chien, Chen-Fu
    Hsu, Chia-Yu
    JOURNAL OF INTELLIGENT MANUFACTURING, 2011, 22 (03) : 399 - 412
  • [4] Compensating the Overlay Modeling Errors in Lithography Process of Wafer Stepper
    Horng, Shih-Cheng
    Wu, Shin-Yi
    ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 3, 2010, : 247 - 252
  • [5] COMPENSATING FOR PROPAGATION ERRORS IN ELECTROMAGNETIC MEASURING SYSTEMS
    BERTRAM, S
    IEEE SPECTRUM, 1971, 8 (03) : 58 - &
  • [7] Overlay improvement for semiconductor manufacturing using Moire effect
    Hagio, Yoshinori
    Kasa, Kentaro
    Kawadahara, Sho
    Takakuwa, Manabu
    Takahata, Yosuke
    Kato, Katsuya
    Nakae, Akihiro
    2020 31ST ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2020,
  • [8] Overlay metrology sampling capability analysis and implementation in manufacturing
    Sullivan, DB
    Conrad, EW
    Smyth, JS
    2004 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2004, : 208 - 212
  • [9] STUDY OF MEASURING ERRORS IN NONISOKINETIC SAMPLING
    BURKHOLZ, A
    STAUB REINHALTUNG DER LUFT, 1991, 51 (11): : 395 - 400
  • [10] Process yield with measurement errors in semiconductor manufacturing
    Wang, Fu-Kwun
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2008, 21 (02) : 279 - 284