Capacitance analysis for a metal-insulator-semiconductor structure with an ultra-thin oxide layer

被引:2
|
作者
Fu, Y [1 ]
Willander, M [1 ]
机构
[1] Chalmers Univ Technol, Ctr Chalmers, Dept Microelect & Nanosci, S-41296 Gothenburg, Sweden
来源
关键词
PACS: 73.20.Dx; 73.40.Qv;
D O I
10.1007/s00339-002-1472-y
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
We have studied theoretically the capacitance characteristics of a metal-insulator-semiconductor structure with an ultra-thin oxide layer by self-consistently solving Schrodinger and Poisson equations. It is demonstrated that a 'diffused' interface between Si and SiO2 results in a better agreement between the theoretical prediction of conduction current and experimental I-V data. The calculated steady-state capacitance, obtained both analytically and numerically, increases following the increase of the gate bias when the gate bias is small; it reaches a saturation value at intermediate gate bias. The capacitance decreases with increasing gate bias when the gate bias is rather large due to the depletion of the gate material. Simple analytical expressions for the gate capacitance are derived, based on quantum-mechanical considerations, for future device design. The steady-state capacitance of a metal-insulator-semiconductor structure with an oxide layer of 1.5-2.0 nm by state-of-the-art technology is 20 mF/m(2), while it is 40 mF/m(2) when the practical limit of SiO2 layer thickness, i.e. 10-12 Angstrom, is reached.
引用
收藏
页码:27 / 31
页数:5
相关论文
共 50 条
  • [1] Capacitance analysis for a metal–insulator– semiconductor structure with an ultra-thin oxide layer
    Y. Fu
    M. Willander
    Applied Physics A, 2003, 76 : 27 - 31
  • [2] Current and capacitance characteristics of a metal-insulator-semiconductor structure with an ultrathin oxide layer
    Fu, Y
    Willander, M
    Lundgren, P
    SUPERLATTICES AND MICROSTRUCTURES, 2001, 30 (02) : 53 - 60
  • [3] CAPACITANCE OF A METAL-INSULATOR-SEMICONDUCTOR STRUCTURE.
    KONSTANTINOV, O.V.
    MEZRIN, O.A.
    1600, (V 16):
  • [4] On the calculation of gate tunneling currents in ultra-thin metal-insulator-semiconductor capacitors
    Magnus, W
    Schoenmaker, W
    MICROELECTRONICS RELIABILITY, 2001, 41 (01) : 31 - 35
  • [5] Capacitance Analysis of Transient Behavior Improved Metal-Insulator-Semiconductor Tunnel Diodes With Ultra Thin Metal Surrounded Gate
    Huang, Sung-Wei
    Hwu, Jenn-Gwo
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 1041 - 1048
  • [6] Fringing field induced current coupling in concentric metal-insulator-semiconductor (MIS) tunnel diodes with ultra-thin oxide
    Chen, Jen-Hao
    Chen, Kung-Chu
    Hwu, Jenn-Gwo
    AIP ADVANCES, 2022, 12 (04)
  • [7] On the Capacitance of Piezoelectric Metal-Insulator-Semiconductor Junctions
    Yang, Lei
    Du, Jianke
    Wang, Ji
    Yang, Jiashi
    FERROELECTRICS LETTERS SECTION, 2021, 48 (1-3) : 1 - 12
  • [8] Gate modeling of metal-insulator-semiconductor devices based on ultra-thin atomic-layer deposited TiO2
    Uribe-Vargas, Hector
    Molina-Reyes, Joel
    Romero-Moran, Alejandra
    Ortega, Eduardo
    Ponce, Arturo
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2018, 29 (18) : 15761 - 15769
  • [9] The role of ultra-thin SiO2 layers in metal-insulator-semiconductor (MIS) photoelectrochemical devices
    Esposito, Daniel V.
    LOW-DIMENSIONAL MATERIALS AND DEVICES, 2015, 9553
  • [10] The role of ZrN capping layer deposited on ultra-thin high-k Zr-doped yttrium oxide for metal-gate metal-insulator-semiconductor applications
    Juan, Pi-Chun
    Mong, Fan-Chen
    Huang, Jen-Hung
    JOURNAL OF APPLIED PHYSICS, 2013, 114 (08)