A class of power efficient VLSI architectures for high speed turbo-decoding

被引:0
|
作者
Bougard, B [1 ]
Giulietti, A [1 ]
Van der Perre, L [1 ]
Catthoor, F [1 ]
机构
[1] IMEC, Louvain, Belgium
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Turbo codes have become an attractive forward error correction scheme for broadband communications, providing near optimal coding gain. However, the limited throughput, the large latency and the significant power consumption of their current implementations make them hardly suitable for future broadband communication systems (up to 1 Gb/s). We have developed an innovative turbo-decoding architecture that overcomes these major drawbacks. We increased drastically the throughput and decreased the latency by introducing a high level of parallelism. We reduced significantly the power consumption by optimizing the memory architecture and organization. This paper presents the proposed architecture as a generic, scalable and parametrizable entity. Design trade-offs regarding decoding performances, energy consumption and silicon area are extensively explored and summarized in cost vs. throughput curves, enabling an optimal tuning oft he proposed architecture to future applications. A net coding gain of 8 dB, a throughput of 500Mb/s and a latency of 10 mus are achievable with a typical power budget of 1 W and a die size-of 20 mm(2) in .18mum CMOS technology. At lower throughput (around 10 Mb/s), the power can be reduced to 10 mW and the area to 5 mm(2).
引用
收藏
页码:549 / 553
页数:5
相关论文
共 50 条
  • [1] Communication centric architectures for turbo-decoding on embedded multiprocessors
    Gilbert, F
    Thul, MJ
    Wehn, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 356 - 361
  • [2] Enabling high-speed turbo-decoding through concurrent interleaving
    Thul, MJ
    Wehn, N
    Rao, LP
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 897 - 900
  • [3] Efficient Parallel Turbo-Decoding for High-Throughput Wireless Systems
    Roth, Christoph
    Belfanti, Sandro
    Benkeser, Christian
    Huang, Qiuting
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (06) : 1824 - 1835
  • [4] Optimized concurrent interleaving architecture for high-throughput turbo-decoding
    Thul, MJ
    Gilbert, F
    Wehn, N
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 1099 - 1102
  • [5] HIGH-SPEED VLSI ARCHITECTURES FOR SOFT-OUTPUT VITERBI DECODING
    JOERESSEN, OJ
    VAUPEL, M
    MEYR, H
    JOURNAL OF VLSI SIGNAL PROCESSING, 1994, 8 (02): : 169 - 181
  • [6] High-speed VLSI architectures for soft-output Viterbi decoding
    Joeressen, Olaf J.
    Vaupel, Martin
    Meyr, Heinrich
    Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 1994, 8 (02): : 169 - 181
  • [7] A low-power VLSI architecture for turbo decoding
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 366 - 371
  • [8] Efficient interleaver memory architectures for serial turbo decoding
    Wang, ZF
    Parhi, K
    2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PROCEEDINGS: SPEECH II; INDUSTRY TECHNOLOGY TRACKS; DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS; NEURAL NETWORKS FOR SIGNAL PROCESSING, 2003, : 629 - 632
  • [9] Pipelined parallel architectures for high throughput turbo decoding
    Lou, Xizhong
    Chen, Yanmin
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1116 - +
  • [10] Area-efficient high speed decoding schemes for turbo/map decoders
    Wang, ZF
    Chi, ZP
    Parhi, KK
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING, 2001, : 2633 - 2636