Stress-Induced Via Voiding in a 130-nm CMOS Imager Process

被引:0
|
作者
Al Qweider, Omar [1 ]
Grisanti, Fabio [1 ]
Nascetti, Augusto [2 ]
Russo, Felice [3 ]
Sena, Massimo [3 ]
Irrera, Fernanda [1 ]
机构
[1] Univ Roma La Sapienza, Dept Elect Engn, I-00184 Rome, Italy
[2] Univ Roma La Sapienza, Dept Aerosp & Astronaut Engn, I-00184 Rome, Italy
[3] Micron Technol Italia, I-67051 Avezzano, Italy
关键词
Crystal growth; finite-element methods; integrated-circuit (IR) reliability; stress; HYDROSTATIC STRESS; MIGRATION;
D O I
10.1109/TDMR.2009.2035814
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper provides a detailed and systematic analysis of the mechanisms inducing voiding during high-temperature reliability tests in aluminum via holes in a 130-nm process for CMOS imagers. Finite-element simulations have been performed to derive the mechanical-stress profile in the examined structures, while a set of physical measurements and microscopy techniques have been used to analyze the microstructure of the polycrystalline materials that fill the via holes. Experiments have been designed on the basis of the simulation results, and consisted of some simple changes to the fabrication-technology steps. The failure rate on a few hundreds of samples was checked and compared with reference samples of the production line. The test allowed suggesting variations to a few process parameters that proved to be effective.
引用
收藏
页码:100 / 107
页数:8
相关论文
共 50 条
  • [1] A mmWave Folded Substrate Integrated Waveguide in a 130-nm CMOS Process
    Mahani, Mohammad Shahidzadeh
    Roberts, Gordon W.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (08) : 2775 - 2788
  • [2] TSMC touts 130-nm process
    不详
    MICRO, 2003, 21 (04): : 20 - 22
  • [3] A 130-nm CMOS single photon avalanche diode
    Niclass, Cristiano
    Gersbach, Marek
    Henderson, Robert
    Grant, Lindsay
    Charbon, Edoardo
    OPTOELECTRONIC DEVICES: PHYSICS, FABRICATION, AND APPLICATION IV, 2007, 6766
  • [4] Symmetric Varactor in 130-nm CMOS for Frequency Multiplier Applications
    Shim, Dongha
    Kenneth, K. O.
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (04) : 470 - 472
  • [5] Stress-induced voiding phenomena for an actual CMOS LSI interconnects
    Yoshida, K
    Fujimaki, T
    Miyamoto, K
    Honma, T
    Kaneko, H
    Nakazawa, H
    Morita, M
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 753 - 756
  • [6] Stress-induced voiding in stacked tungsten via structure
    Domae, S
    Masuda, H
    Tateiwa, K
    Kato, Y
    Fujimoto, M
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 318 - 323
  • [7] The quantitative assessment of stress-induced voiding in process qualification
    Fischer, AH
    Zitzelsberger, AE
    39TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM 2001, 2001, : 334 - 340
  • [8] Stress-induced voiding in stacked tungsten via structure
    Domae, S
    Eto, R
    Okuma, K
    MICROELECTRONICS RELIABILITY, 1999, 39 (04) : 507 - 513
  • [9] An 8-GHz beamforming transmitter IC in 130-nm CMOS
    Wernebag, Johan
    Sjoland, Henrik
    2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, : 577 - +
  • [10] Time of arrival measurement for indoor distance monitoring in 130-nm CMOS
    Gaggatur, Javed S.
    Banerjee, Gaurab
    MEASUREMENT, 2019, 146 : 372 - 379