Floorplan Based Performance Evaluation of 3D Variants of Mesh and BFT Networks-on-Chip

被引:0
|
作者
Halavar, Bheemappa [1 ]
Talawar, Basavaraj [1 ]
机构
[1] Natl Inst Technol Karnataka, SPARK Lab, Comp Sci & Engn, Mangalore, India
关键词
NOC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network on Chips(NoC) emerged as the reliable communication framework in CMPs and SoCs which enables in increase the number and complexity of cores. Many 2-D NoC architectures have been proposed for efficient on-chip communication. Cycle accurate simulators model the functionality and behavior of NoCs by considering micro-architectural parameters of the underlined components to estimate performance metric. Using 3D IC technology in NoC can lead to improved communication latency and power compared to their 2D counterpart with use of through-silicon via (TSVs) as vertical interconnect. In this paper, we explore the design space of 3D variants of the Mesh and Butterfly Fat Tree(BFT) NoCs using floorplan driven wire and TSV lengths. Analysed the performance of 2D and 3D variants of the Mesh and BFT topologies by injecting uniform traffic pattern. Results of our experiments show that, average network latency of a 4-layer 3D Mesh shows better on-chip communication performance compare to other 3D variants. In 4layer 3D Mesh, on-chip communication performance is improved up to 2.2x compare to 2D Mesh and 4.5x compare to 4-layer 3D BFT.
引用
收藏
页码:282 / 286
页数:5
相关论文
共 50 条
  • [1] Performance Optimization and Evaluation for Mesh-Based Optical Networks-on-Chip
    Xie, Yi-Yuan
    Zhao, Wei-Lun
    Xu, Wei-Hua
    Huang, Ye-Xiong
    Zhang, Zhen-Dong
    IEEE PHOTONICS JOURNAL, 2015, 7 (04):
  • [2] Adaptive Multicast Routing Method for 3D Mesh-based Networks-on-Chip
    Bahrebar, Poona
    Jalalvand, Azarakhsh
    Stroobandt, Dirk
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 70 - 75
  • [3] A formal study on topology and floorplan characteristics of mesh and torus-based optical networks-on-chip
    Feng, Kai
    Ye, Yaoyao
    Xu, Jiang
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (08) : 941 - 952
  • [4] Performance Improvement in Mesh-based Optical Networks-on-Chip
    Zhao, Wei-Lun
    Xie, Yi-Yuan
    Che, Hong-Jun
    Huang, Ye-Xiong
    Xu, Wei-Hua
    Li, Xin
    Li, Jia-Chao
    2014 IEEE 20TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA), 2014,
  • [5] Floorplan Optimization of Fat-Tree-Based Networks-on-Chip for Chip Multiprocessors
    Wang, Zhehui
    Xu, Jiang
    Wu, Xiaowen
    Ye, Yaoyao
    Zhang, Wei
    Nikdast, Mahdi
    Wang, Xuan
    Wang, Zhe
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (06) : 1445 - 1458
  • [6] 3D MAX: A Maximally Adaptive Routing Method for VC-less 3D Mesh-based Networks-on-Chip
    Bahrebar, Poona
    Stroobandt, Dirk
    2018 11TH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES (NOCARC), 2018, : 53 - 58
  • [7] Performance and Energy Aware Inhomogeneous 3D Networks-on-Chip Architecture Generation
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (06) : 1756 - 1769
  • [8] Pipeline-Based Interlayer Bus Structure for 3D Networks-on-Chip
    Daneshtalab, Masoud
    Ebrahimi, Masoumeh
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 35 - 41
  • [9] Energy and performance-aware application mapping for inhomogeneous 3D networks-on-chip
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    JOURNAL OF SYSTEMS ARCHITECTURE, 2018, 89 : 103 - 117
  • [10] Abetting Planned Obsolescence by Aging 3D Networks-on-Chip
    Das, Sourav
    Basu, Kanad
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Karri, Ramesh
    Chakrabarty, Krishnendu
    2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,