High performance 0.2μm dual gate complementary MOS technologies by suppression of transient-enhanced-diffusion using rapid thermal annealing

被引:2
|
作者
Nishida, Y [1 ]
Sayama, H
Shimizu, S
Kuroi, T
Furukawa, A
Teramoto, A
Uchida, T
Inoue, Y
Nishimura, T
机构
[1] Mitsubishi Electr Corp, ULSI Lab, Itami, Hyogo 664, Japan
[2] Mitsubishi Electr Corp, Adv Technol R&D Ctr, Itami, Hyogo 664, Japan
关键词
silicon; MOSFET; transient-enhanced-diffusion; rapid thermal annealing; point defect; channel engineering; dual gate CMOS;
D O I
10.1143/JJAP.37.1054
中图分类号
O59 [应用物理学];
学科分类号
摘要
Rapid thermal annealing (RTA) before the low temperature process is introduced in the 0.2 mu m dual gate complementary metal oxide semiconductor (CMOS) process and its effect has been systematically investigated. Channel profiles of boron and phosphorus remain steep by the additional RTA process before gate oxidation, as seen by using secondary ion mass spectrometry and a simulation with the point defect based diffusion model. The most effective temperature to suppress transient-enhanced-diffusion (TED) is 900-1000 degrees C, Which can be remarkably suppressed by a 30 s treatment in the case of 900 degrees C RTA. A steep channel profile decreases the threshold voltage and increases the transconductance. Shallow source/drain extension profiles of BF2 and phosphorus can be fabricated by an additional RTA process before sidewall spacer film deposition, which can improve the threshold voltage lowering. Consequently, a high current drivability of a 0.2 mu m CMOS has been achieved by the suppression of TED using two additional RTA processes.
引用
收藏
页码:1054 / 1058
页数:5
相关论文
共 7 条
  • [1] Channel profile control based on transient-enhanced-diffusion suppression by RTA for 0.18 mu m single gate CMOS
    Furukawa, A
    Teramoto, A
    Shimizu, S
    Abe, Y
    Tokuda, Y
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 87 - 88
  • [2] Advanced ion implantation and rapid thermal annealing technologies for highly reliable 0.25 mu m dual gate CMOS
    Shimizu, S
    Kuroi, T
    Kawasaki, Y
    Tsutsumi, T
    Oda, H
    Inuishi, M
    Miyoshi, H
    1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 64 - 65
  • [3] Enhanced diffusion and improved device performance using dual spectral source rapid thermal processing
    Singh, R
    Cherukuri, KC
    Vedula, L
    Rohatgi, A
    Mejia, J
    Narayanan, S
    JOURNAL OF ELECTRONIC MATERIALS, 1997, 26 (12) : 1422 - 1427
  • [4] Enhanced diffusion and improved device performance using dual spectral source rapid thermal processing
    R. Singh
    K. C. Cherukuri
    L. Vedula
    A. Rohatgi
    J. Mejia
    S. Narayanan
    Journal of Electronic Materials, 1997, 26 : 1422 - 1427
  • [5] Enhanced performance of MoS2 phototransistors with ferroelectric HfLaON as gate dielectric through NH3-plasma treatment followed by rapid thermal annealing
    Jiang, Weichao
    Liu, Lu
    Xu, Jingping
    CERAMICS INTERNATIONAL, 2024, 50 (06) : 9234 - 9242
  • [6] Fabrication of a High-Performance Poly-Si Thin-Film Transistor Using a Poly-Si Film Prepared by Silicide-Enhanced Rapid Thermal Annealing Process
    Yang, Yong Ho
    Ahn, Kyung Min
    Kang, Seung Mo
    Moon, Sun Hong
    Ahn, Byung Tae
    ELECTRONIC MATERIALS LETTERS, 2014, 10 (06) : 1081 - 1085
  • [7] Fabrication of a high-performance poly-Si thin-film transistor using a poly-Si film prepared by silicide-enhanced rapid thermal annealing process
    Yong Ho Yang
    Kyung Min Ahn
    Seung Mo Kang
    Sun Hong Moon
    Byung Tae Ahn
    Electronic Materials Letters, 2014, 10 : 1081 - 1085