Investigation of Electron and Hole Lateral Migration in Silicon Nitride and Data Pattern Effects on ${V}_{{t}}$ Retention Loss in a Multilevel Charge Trap Flash Memory

被引:6
|
作者
Liu, Yu-Heng [1 ]
Zhan, Ting-Chien [1 ]
Wang, Tahui [1 ]
Tsai, Wen-Jer [2 ]
Lu, Tao-Cheng [2 ]
Chen, Kuang-Chao [2 ]
Lu, Chih-Yuan [2 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
[2] Macronix Int Co Ltd, Hsinchu 300, Taiwan
关键词
Data pattern; electron and hole lateral migration; multilevel flash memory; random telegraph signal (RTS);
D O I
10.1109/TED.2019.2949251
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We investigate electron and hole lateral migration in retention loss in a multilevel charge trap flash memory. We use hot electron program and band-to-band tunneling hot hole erase to inject various amounts of electrons and holes at the two ends of a SONOS cell. A random telegraph signal (RTS) method is used to distinguish electron and hole lateral movements in silicon nitride. In retention measurement, we apply a voltage to the gate or the source/drain to enhance or retard trapped charge vertical loss and lateral migration. From the evolution characteristics of RTS and traces in retention, we are able to identify the separate roles of electron vertical loss, electron lateral migration, and hole lateral migration in different data patterns. Due to the interaction of stored electrons and holes, we find that retention loss in a program state exhibits a turnaround characteristic as program level increases. loss at low program levels is attributed to hole lateral migration from a neighboring bit. At higher program levels, the influence of hole lateral migration is reduced and loss is dominated by electron vertical loss and lateral migration.
引用
收藏
页码:5155 / 5161
页数:7
相关论文
共 10 条
  • [1] Investigation of Data Pattern Effects on Nitride Charge Lateral Migration in a Charge Trap Flash Memory by Using a Random Telegraph Signal Method
    Liu, Y. H.
    Lin, H. Y.
    Jiang, C. M.
    Wang, Tahui
    Tsai, W. J.
    Lu, T. C.
    Chen, K. C.
    Lu, Chih-Yuan
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [2] Investigation of Retention Characteristics Caused by Charge Loss for Charge Trap NAND Flash Memory
    Kim, Seunghyun
    Lee, Sang-Ho
    Park, Sang-Ku
    Kim, Youngmin
    Cho, Seongjae
    Park, Byung-Gook
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (05) : 584 - 590
  • [3] Characterization of nitride hole lateral transport in a charge trap flash memory by using a random telegraph signal method
    Liu, Yu-Heng
    Jiang, Cheng-Min
    Lin, Hsiao-Yi
    Wang, Tahui
    Tsai, Wen-Jer
    Lu, Tao-Cheng
    Chen, Kuang-Chao
    Lu, Chih-Yuan
    APPLIED PHYSICS LETTERS, 2017, 111 (03)
  • [4] Process effect analysis on nitride trap distribution in silicon-oxide-nitride-oxide-silicon flash memory based on charge retention model
    Song, Yumin
    Jeong, Jun-Kyo
    Yang, Seung-Dong
    Park, Deok-Min
    Kang, Yun-mi
    Lee, Ga-Won
    MATERIALS EXPRESS, 2021, 11 (09) : 1615 - 1618
  • [5] Electrical analysis of energy depth of electron trap states in silicon nitride films for charge-trap flash memory application
    Kobayashi, Kiyoteru
    Nakagawa, Soichiro
    2021 IEEE 16TH NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC 2021), 2021,
  • [6] Numerical Simulation of Trapped Hole Lateral Migration and Induced Threshold Voltage Retention Loss in a SONOS Flash Memory
    Jiang, Cheng-Min
    Wu, Chih-Jung
    Wang, Tahui
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2023, 23 (01) : 147 - 152
  • [7] Modeling of Lateral Migration Mechanism of Holes in 3D NAND Flash Memory Charge Trap Layer during Retention Operation
    Park, Jaeyeol
    Shin, Hyungcheol
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 61 - 62
  • [8] Investigation of Band-Gap Engineered Silicon-Oxide-Nitride-Oxide-Silicon Flash Memory with High-k Dielectrics in Tunnel Barrier and Its Impact on Charge Retention Dynamics
    Jain, Sonal
    Neema, Vaibhav
    Gupta, Deepika
    Vishvakarma, Santosh Kumar
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (06) : 663 - 668
  • [9] Data retention characteristics of nitride-based charge trap memory devices with high-k dielectrics and high-work-function metal gates for multi-gigabit flash memory
    Lee, Jang-Sik
    Kang, Chang-Seok
    Shin, Yoo-Cheol
    Lee, Chanc-Hyun
    Park, Ki-Tae
    Sel, Jong-Sun
    Kim, Viena
    Choe, Byeong-In
    Sim, Jae-Suncy
    Choi, Jungdal
    Kim, Kinam
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3213 - 3216
  • [10] Endurance-based Dynamic VTH Distribution Shaping of 3D-TLC NAND Flash Memories to Suppress Both Lateral Charge Migration and Vertical Charge De-trap and Increase Data-retention Time by 2.7x
    Suzuki, Shun
    Deguchi, Yoshiaki
    Nakamura, Toshiki
    Takeuchi, Ken
    2018 48TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2018, : 150 - 153