Low-cost memory data scheduling method for reconfigurable FFT bit-reversal circuits

被引:4
|
作者
Gao, Wei [1 ]
Kwong, Sam [1 ]
Sang, Hongshi [2 ]
机构
[1] City Univ Hong Kong, Dept Comp Sci, Kowloon, Hong Kong, Peoples R China
[2] Huazhong Univ Sci & Technol, Natl Key Lab Sci & Technol Multispectral Informat, Wuhan 430074, Peoples R China
关键词
Address generation - Continuous data - Conventional methods - Data reordering - Data scheduling - FFT processors - Reversal methods - Single-port memory;
D O I
10.1049/el.2014.3715
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-cost memory data scheduling method based on two N/2-depth single-port memories is proposed for reconfigurable fast Fourier transform (FFT) bit-reversed data reordering tasks. To make single-port memories have the equivalent ability to read and write data simultaneously, two types of read and write address generation methods are proposed. Based on the proposed data scheduling method, the bit-reversal circuits are designed for continuous data reordering tasks. The proposed bit-reversal design is implemented for a maximum 8 k flexible length FFT processor. Compared with the other two conventional methods, the proposed bit-reversal method can reduce memory area cost by 53.8 and 46.1%, respectively.
引用
收藏
页码:217 / U40
页数:2
相关论文
共 50 条
  • [1] Flexible and low-complexity bit-reversal scheme for serial-data FFT processors
    Yu, Chu
    ELECTRONICS LETTERS, 2015, 51 (04) : 328 - 329
  • [2] A new fabric of reconfigurable FFT processor for high-speed and low-cost system
    Liu, Huan
    Pan, Wei
    Lin, Shui-Sheng
    PROCEEDINGS OF 2008 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2008, : 3525 - 3529
  • [3] A Wideband Low-Cost Reconfigurable Reflectarray Antenna With 1-Bit Resolution
    Xiang, Bing Jie
    Dai, Xin
    Luk, Kwai-Man
    IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2022, 70 (09) : 7439 - 7447
  • [4] Low-cost task scheduling for distributed-memory machines
    Radulescu, A
    van Gemund, AJC
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2002, 13 (06) : 648 - 658
  • [5] Low-cost and compact design method for reversible sequential circuits
    Kalantari, Zeinab
    Eshghi, Mohammad
    Mohammadi, Majid
    Jassbi, Somayeh
    JOURNAL OF SUPERCOMPUTING, 2019, 75 (11): : 7497 - 7519
  • [6] Low-cost and compact design method for reversible sequential circuits
    Zeinab Kalantari
    Mohammad Eshghi
    Majid Mohammadi
    Somayeh Jassbi
    The Journal of Supercomputing, 2019, 75 : 7497 - 7519
  • [7] Embedded DRAM-Based Memory Customization for Low-Cost FFT Processor Design
    Kang, Gyuseong
    Choi, Woong
    Park, Jongsun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3484 - 3494
  • [8] GLB: A low-cost scheduling algorithm for distributed-memory architectures
    Radulescu, A
    van Gemund, AJC
    FIFTH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING, PROCEEDINGS, 1998, : 294 - 301
  • [9] A reconfigurable low-cost memory-efficient VLSI architecture for video scaling
    National ASIC Design and Engineering Center, Institute of Automation, Chinese Academy of Sciences, Beijing 100190, China
    High Technol Letters, 2 (137-144):
  • [10] A reconfigurable low-cost memory-efficient VLSI architecture for video scaling
    汪彦刚
    Peng Silong
    HighTechnologyLetters, 2013, 19 (02) : 137 - 144