Implementation of modeling and simulation in semiconductor wafer fabrication with time constraints between wet etch and furnace operations

被引:44
|
作者
Scholl, W [1 ]
Domaschke, J
机构
[1] Infineon Technol Dresden, Dresden, Germany
[2] Infineon Technol, Munich, Germany
关键词
discrete event simulation; modeling methodology; semiconductor manufacturing; time bound sequences; time constraints;
D O I
10.1109/66.857935
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In semiconductor wafer fabrication, time constraints between process steps in furnace and wet etch make it difficult to achieve cycle time targets and maximize machine utilization. For capacity planning, it is difficult to estimate the impact of these time constraints on the machine capacity. Infineon Technologies Dresden has conducted a study, using discrete event simulation, to investigate the actual situation in the factory and to identify recommendations to eliminate or to reduce the impact of time constraints. The work in this paper yields a two-day reduction in total cycle time after implementation of findings in the factory.
引用
收藏
页码:273 / 277
页数:5
相关论文
共 18 条
  • [1] Implementation of modeling and simulation in semiconductor wafer fabrication with time constraints between wet etch and furnace operations
    Scholl, Wolfgang
    Domaschke, Joerg
    IEEE International Symposium on Semiconductor Manufacturing Conference, Proceedings, 1999, : 61 - 63
  • [2] Shop-floor control for batch operations with time constraints in wafer fabrication
    Department of Industrial Management, Chung Hua University, Taiwan No.707, Sec.2, WuFu Rd., HsinChu, 300, Taiwan
    不详
    Int J Ind Eng Theory Appl Pract, 2 (142-155):
  • [3] SHOP-FLOOR CONTROL FOR BATCH OPERATIONS WITH TIME CONSTRAINTS IN WAFER FABRICATION
    Tu, Ying-Mei
    Chen, Hsin-Nan
    Liu, Tsai-Feng
    INTERNATIONAL JOURNAL OF INDUSTRIAL ENGINEERING-THEORY APPLICATIONS AND PRACTICE, 2010, 17 (02): : 142 - 155
  • [4] ON THE RELATIONSHIP BETWEEN YIELD AND CYCLE TIME IN SEMICONDUCTOR WAFER FABRICATION
    WEIN, LM
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1992, 5 (02) : 156 - 158
  • [5] CAPACITY DETERMINATION MODEL WITH TIME CONSTRAINTS AND BATCH PROCESSING IN SEMICONDUCTOR WAFER FABRICATION
    Tu, Ying-Mei
    Liou, Chuen-Shiuan
    JOURNAL OF INDUSTRIAL AND PRODUCTION ENGINEERING, 2006, 23 (03) : 192 - 199
  • [6] Operational modeling and simulation of an inter-bay AMHS in semiconductor wafer fabrication
    Jimenez, J
    Kim, B
    Fowler, J
    Mackulak, G
    Choung, YI
    Kim, DJ
    PROCEEDINGS OF THE 2002 WINTER SIMULATION CONFERENCE, VOLS 1 AND 2, 2002, : 1377 - 1382
  • [7] Modeling time-constraints in construction operations through simulation
    Zhang, Hong
    Li, Heng
    Lu, Ming
    JOURNAL OF CONSTRUCTION ENGINEERING AND MANAGEMENT, 2008, 134 (07) : 545 - 554
  • [8] A decision support system of real time dispatching in semiconductor wafer fabrication with shortest process time in wet bench
    Hsieh, MD
    Lin, A
    Kuo, K
    Wang, HL
    2003 IEEE INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2003, : 301 - 303
  • [9] A decision support system of real time dispatching in semiconductor wafer fabrication with shortest process time in wet bench
    Hsieh, MD
    Lin, A
    Kuo, K
    Wang, HL
    2002 SEMICONDUCTOR MANUFACTURING TECHNOLOGY WORKSHOP, 2002, : 286 - 288
  • [10] Capacity planning method for semiconductor fab with time constraints between operations
    Kitamura, Shoichi
    Mori, Kazuyuki
    Ono, Akira
    2006 SICE-ICASE INTERNATIONAL JOINT CONFERENCE, VOLS 1-13, 2006, : 5462 - +