Systematic design methodology for on-chip transformers with patterned ground shield

被引:1
|
作者
El-Gharniti, Ouail [1 ]
Kerherve, Eric [1 ]
Begueret, Jean-Baptiste [1 ]
机构
[1] CNRS, UMR 5818, Lab IXL, 351 Cours Liberat, F-33405 Talence, France
来源
2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM | 2006年
关键词
on-chip transformer; patterned ground shield; minimum insertion loss; compact and scalable model;
D O I
10.1109/RFIC.2006.1651196
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a systematic design procedure for on-chip transformers with patterned ground shield fabricated in silicon IC technology. The design procedure is based on transformers key geometrical parameters, on process technology specifications, and on a wide-band and compact equivalent circuit model for on-chip transformers. The main aim is to provide designer with transformers with appropriate transformation ratio, optimum insertion loss at the targeted work frequency, and designated primary and secondary inductance values. Verification with measurement data from SiGe process demonstrates performance prediction and excellent scalability of the design methodology. This technique is suitable for design and optimization of Si-based RF integrated circuit applications.
引用
收藏
页码:482 / 485
页数:4
相关论文
共 50 条
  • [1] Systematic design methodology for on-chip transformers with patterned ground shield
    El-Gharniti, Ouail
    Kerherve, Eric
    Begueret, Jean-Baptiste
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2006, : 533 - +
  • [2] Design and modeling of on-chip monolithic transformers with patterned ground shield
    El-Gharniti, Ouail
    Kerherve, Eric
    Begueret, Jean-Baptiste
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2313 - +
  • [3] Frequency-thermal characterization of on-chip transformers with patterned ground shields
    Shi, Jinglin
    Yin, Wen-Yan
    Kang, Kai
    Mao, Jun-Fa
    Li, Le-Wei
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2007, 55 (01) : 1 - 12
  • [4] Design of high-performance compact CMOS distributed amplifiers with on-chip patterned ground shield inductors
    Guan, X.
    Jin, Y.
    Nguyen, C.
    ELECTRONICS LETTERS, 2009, 45 (15) : 792 - 793
  • [5] High-performance on-chip transformers with partial polysilicon patterned ground shields (PGS)
    Lin, Yo-Sheng
    Chen, Chang-Zhi
    Liang, Hsiao-Bin
    Chen, Chi-Chen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (01) : 157 - 160
  • [6] On-chip interconnect lines with patterned ground shields
    Lowther, R
    Lee, SG
    IEEE MICROWAVE AND GUIDED WAVE LETTERS, 2000, 10 (02): : 49 - 51
  • [7] A DESIGN METHODOLOGY FOR THE 60 GHz CMOS POWER AMPLIFIER USING ON-CHIP TRANSFORMERS
    Kim, Ki-Jin
    Ahn, K. H.
    Lim, T. H.
    Park, Hyun Chul
    Yu, Jong-Won
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2011, 53 (03) : 506 - 509
  • [8] Modeling of On-chip Transformers for RFIC Design
    Zhang, Tongtong
    Fang, Yun
    Wu, Guanglai
    Zeng, Xiaoyang
    Li, Yongjie
    Gao, Hao
    2024 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM, IWS 2024, 2024,
  • [9] Design methodology for on-chip interconnects
    Cases, M
    Smith, H
    Bowen, M
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1998, : 27 - 30
  • [10] Characterization of Si-based monolithic transformers with patterned ground shield
    El-Gharniti, Ouail
    Kerherve, Eric
    Begueret, Jean-Baptiste
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2006, : 229 - 232