Using pMOS Pass-Gates to Boost SRAM Performance by Exploiting Strain Effects in Sub-20-nm FinFET Technologies

被引:10
|
作者
Royer, Pablo [1 ]
Lopez-Vallejo, Marisa [1 ]
机构
[1] Univ Politecn Madrid, ETSI Telecomunicac, Dept Ingn Elect, E-28040 Madrid, Spain
关键词
Complementary SRAM; fin-shaped field-effect-transistor (FinFET); mismatch; pass-gate; SiGe stressor; static random access memory (SRAM); tensile stress; variability; DEVICE;
D O I
10.1109/TNANO.2014.2354073
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Strained fin is one of the techniques used to improve the devices as their size keeps reducing in new nanoscale nodes. In this paper, we use a predictive technology of 14 nm where pMOS mobility is significantly improved when those devices are built on top of long, uncut fins, while nMOS devices present the opposite behavior due to the combination of strains. We explore the possibility of boosting circuit performance in repetitive structures where long uncut fins can be exploited to increase fin strain impact. In particular, pMOSpass-gates are used in 6T complementary SRAM cells (CSRAM) with reinforced pull-ups. Those cells are simulated under process variability and compared to the regular SRAM. We show that when layout dependent effects are considered the CSRAM design provides 10% to 40% faster access time while keeping the same area, power, and stability than a regular 6T SRAM cell. The conclusions also apply to 8T SRAM cells. The CSRAM cell also presents increased reliability in technologies whose nMOS devices have more mismatch than pMOS transistors.
引用
收藏
页码:1226 / 1233
页数:8
相关论文
共 9 条
  • [1] A 64kb 16nm Asynchronous Disturb Current Free 2-Port SRAM with PMOS Pass-Gates for FinFET Technologies
    Fujiwara, Hidehiro
    Wang, Li-Wen
    Chen, Yen-Huei
    Lin, Kao-Cheng
    Sun, Dar
    Wu, Shin-Rung
    Liaw, Jhon-Jhy
    Lin, Chih-Yung
    Chiang, Mu-Chi
    Liao, Hung-Jen
    Wu, Shien-Yang
    Chang, Jonathan
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 312 - U440
  • [2] Gate and drain SEU sensitivity of sub-20-nm FinFET- and Junctionless FinFET-based 6T-SRAM circuits by 3D TCAD simulation
    S. Nilamani
    V. N. Ramakrishnan
    Journal of Computational Electronics, 2017, 16 : 74 - 82
  • [3] Gate and drain SEU sensitivity of sub-20-nm FinFET- and Junctionless FinFET-based 6T-SRAM circuits by 3D TCAD simulation
    Nilamani, S.
    Ramakrishnan, V. N.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 74 - 82
  • [4] Ultra-high Density Out-of-plane Strain Sensor 3D Architecture based on Sub-20 nm PMOS FinFET
    Ghoneim, Mohamed T.
    Alfaraj, Nasir
    Sevilla, Galo A. Torres
    Hussain, Muhammad M.
    2015 IEEE 15TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2015, : 1422 - 1425
  • [5] A near-threshold 7T SRAM cell with high write and read margins and low write time for sub-20 nm FinFET technologies
    Ansari, Mohammad
    Afzali-Kusha, Hassan
    Ebrahimi, Behzad
    Navabi, Zainalabedin
    Afzali-Kusha, Ali
    Pedram, Massoud
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 91 - 106
  • [6] A 500 mV to 1.0 V 128 Kb SRAM in Sub 20 nm Bulk-FinFET using auto-adjustable write assist
    Dubey, Prashant
    Ahuja, Gaurav
    Verma, Vaibhav
    Yadav, Sanjay Kumar
    Khanuja, Amit
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 150 - 155
  • [7] High-density and Sub-20-nm GaAs Nanodisk Array Fabricated Using Neutral Beam Etching Process for High Performance QDs Devices
    Tamura, Yosuke
    Igarashi, Makoto
    Fauzi, Mohd Erman
    Tsukamoto, Rikako
    Kaizu, Toshiyuki
    Kiba, Takayuki
    Yamashita, Ichiro
    Okada, Yoshitaka
    Murayama, Akihiro
    Samukawa, Seiji
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,
  • [8] A 20 nm robust single-ended boost-less 7T FinFET sub-threshold SRAM cell under process-voltage-temperature variations
    Kushwah, C. B.
    Vishvakarma, S. K.
    Dwivedi, D.
    MICROELECTRONICS JOURNAL, 2016, 51 : 75 - 88
  • [9] Topological variation on sub-20 nm double-gate inversion and Junctionless-FinFET based 6T-SRAM circuits and its SEU radiation performance
    Nilamani, S.
    Chitra, P.
    Ramakrishnan, V. N.
    MICROELECTRONICS RELIABILITY, 2018, 82 : 11 - 19