A processor for IoT applications: An assessment of design space and trade-offs

被引:5
|
作者
Johann, Sergio F. [1 ]
Moreira, Matheus T. [1 ]
Heck, Leandro S. [1 ]
Calazans, Ney L. V. [1 ]
Hessel, Fabiano P. [1 ]
机构
[1] Pontificia Univ Catolica Rio Grande do Sul, Fac Informat, Porto Alegre, RS, Brazil
关键词
Configurable processor cores; Low power; ASIP; Design space exploration; IoT; ARCHITECTURE; PERFORMANCE; INTERNET; THINGS;
D O I
10.1016/j.micpro.2016.02.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Contemporary embedded systems require low-power solutions while still keeping a minimum performance level, and this is even more acute in the Internet of Things (IoT) domain, with its vast design space. This work proposes a configurable RISC processor associated to a design flow that includes a hardware synthesis flow and a software toolchain. This design flow is useful to explore design space and trade-offs of processor cores for IoT applications, by enabling multiple hardware configurations with variable degrees of complexity, while maintaining compatibility with the chosen instruction set architecture, which is itself configurable. Results rely on example designs targeting a 65 nm technology and post-mapped hardware simulations of two benchmarks sets, the CoreMark and Malardalen suites. These results indicate that substantial power savings can be obtained by tailoring the architecture to a given application class, while reducing hardware complexity and maintaining performance figures. Findings show that the proposed processor provides an interesting resource to target low-end and middle-sized IoT applications, while demonstrating that reducing hardware complexity usually leads to the best trade-off between performance and power. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:156 / 164
页数:9
相关论文
共 50 条
  • [1] Design Space Exploration for an IoT Node: Trade-Offs in Processing and Communication
    Shallari, Irida
    Leal, Isaac Sanchez
    Krug, Silvia
    Jantsch, Axel
    O'Nils, Mattias
    IEEE ACCESS, 2021, 9 : 65078 - 65090
  • [2] Design Space Exploration for an IoT Node: Trade-Offs in Processing and Communication
    Shallari, Irida
    Leal, Isaac Sanchez
    Krug, Silvia
    Jantsch, Axel
    O'Nils, Mattias
    IEEE Access, 2021, 9 : 65078 - 65090
  • [3] TIME MEMORY PROCESSOR TRADE-OFFS
    AMIRAZIZI, HR
    HELLMAN, ME
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1988, 34 (03) : 505 - 512
  • [4] Design space exploration and trade-offs in analog amplifier design
    Hjalmarson, E
    Hägglund, R
    Wanhammar, L
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 338 - 347
  • [5] Technical Trade-Offs of IoT Platforms
    Anderson, Michael E.
    AUTONOMOUS SYSTEMS: SENSORS, VEHICLES, SECURITY, AND THE INTERNET OF EVERYTHING, 2018, 10643
  • [6] Design methodologies and circuit design trade-offs for the HP PA 8000 processor
    Dorweiler, PJ
    Moore, FE
    Josephson, DD
    ColonBonet, GT
    HEWLETT-PACKARD JOURNAL, 1997, 48 (04): : 16 - 21
  • [7] Trade-offs in the Design of Blockchain of Finite-Lifetime Blocks for Edge-IoT Applications
    Garlapati, Shravan
    2020 29TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATIONS AND NETWORKS (ICCCN 2020), 2020,
  • [8] Predicting Best Design Trade-offs: A Case Study in Processor Customization
    Zuluaga, Marcela
    Bonilla, Edwin
    Topham, Nigel
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1030 - 1035
  • [9] DESIGN TRADE-OFFS IN ECL GATE ARRAY APPLICATIONS
    GAGLIANI, L
    COMPUTER DESIGN, 1987, 26 (17): : 22 - 23
  • [10] The "semantics" of evolution: Trajectories and trade-offs in design space and niche space
    Sloman, A
    PROGRESS IN ARTIFICIAL INTELLIGENCE-IBERAMIA 98, 1998, 1484 : 27 - 38