Design of Heterogeneous Reconfigurable Cipher Engine basing on FPGA plus ASIC

被引:1
|
作者
Cui, Guangcai [1 ]
Meng, Tao [1 ]
Shi, Yijuan [1 ]
Chen, Haojuan [1 ]
机构
[1] Jiangnan Inst Comp Technol, Dept Informat Secur, Wuxi, Jiangsu, Peoples R China
关键词
reconfigurable cipher; heterogeneous architecture; RCHA; FPGA; ASIC;
D O I
10.1109/BIGCOM.2019.00044
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With the demand for Big Data cryptographic computation and the rapid development of Very Large Scale Integration (VLSI), many specific cipher chips emerge prominently to accelerate the process of cipher algorithm execution. Meanwhile reconfigurable computing technology is more and more applied to the design of cipher chips. This paper concludes and analyses the relative merits of the hardware architectures of different reconfigurable cipher chips, and proposes a novel heterogeneous hardware architecture of reconfigurable cipher engine - RCHA. This architecture combines the merits of FPGA and ASIC, which can not only flexibly realize a number of cipher algorithms, but also improves the performance of cipher chips.
引用
收藏
页码:261 / 265
页数:5
相关论文
共 50 条
  • [1] Design of Reconfigurable LFSR for VLSI IC Testing in ASIC and FPGA
    Devika, K. N.
    Bhakthavatchalu, Ramesh
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 928 - 932
  • [2] The design and implementation of a block cipher ASIC
    Jiang, AP
    Sheng, SM
    Fu, YL
    Liu, Y
    Ji, LJ
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 344 - 347
  • [3] Compact Architecture for ASIC and FPGA Implementation of the KASUMI Block Cipher
    Yamamoto, Dai
    Itoh, Kouichi
    Yajima, Jun
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (12): : 2628 - 2638
  • [4] FPGA DESIGN FOR ASIC CONVERSION
    HEINS, K
    ELECTRONIC PRODUCT DESIGN, 1995, 16 (02): : 29 - 30
  • [5] An interface ASIC design using FPGA
    Luo, JJ
    Deng, XC
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 224 - 227
  • [6] The research and design of reconfigurable cipher processing architecture targeted at block cipher
    Dai, Zi-Bin
    Yang, Xiao-Hui
    Ren, Qiao
    Yu, Xue-Rong
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 814 - 817
  • [7] ASIC design and verification in an FPGA environment
    Markovic, Dejan
    Chang, Chen
    Richards, Brian
    So, Hayden
    Nikolic, Borivoje
    Brodersen, Robert W.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 737 - 740
  • [8] THE RESEARCH AND DESIGN OF RECONFIGURABLE COMPUTING FOR BLOCK CIPHER
    Yang Xiaohui Dai Zibin Zhang Yongfu Yu Xuerong (Institute of Electronic Technology
    Journal of Electronics(China), 2008, (04) : 503 - 510
  • [9] Signal integrity issues in ASIC and FPGA design
    Perez, R
    IEEE 1997 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY - SYMPOSIUM RECORD, 1997, : 334 - 339
  • [10] Classes hone FPGA and ASIC design skills
    Lipman, J
    EDN, 1997, 42 (02) : 22 - 22