A Stacked CMOS Image Sensor With Array-Parallel ADC Architecture

被引:22
|
作者
Takahashi, Tomohiro [1 ]
Kaji, Yuichi [2 ]
Tsukuda, Yasunori [1 ]
Futami, Shinichiro [1 ]
Hanzawa, Katsuhiko [2 ]
Yamauchi, Takahito [1 ]
Wong, Ping Wah [2 ]
Brady, Frederick T. [2 ]
Holden, Phil [2 ]
Ayers, Thomas [2 ]
Mizuta, Kyohei [1 ]
Ohki, Susumu [1 ]
Tatani, Keiji [1 ]
Wakabayashi, Hayato [1 ]
Nitta, Yoshikazu [1 ]
机构
[1] Sony Semicond Solut Corp, Atsugi, Kanagawa 2430014, Japan
[2] Sony Elect Inc, San Jose, CA 95112 USA
关键词
3-D integration; analog-to-digital converter (ADC); array-parallel ADC; back illuminated; block-parallel ADC; global shutter (GS); high frame rate; low noise; region control; region of interest (ROI); stacked;
D O I
10.1109/JSSC.2017.2784759
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 4.1 megapixel, 280 frames/s, back-illuminated, stacked, global shutter (GS) CMOS image sensor with array-parallel analog-to-digital converter (ADC) architecture for region-control applications. The sensor solves an image distortion problem caused by rolling shutter in a pixel sub-array by utilizing a floating diffusion (FD) memory to implement GS operation. A newly developed circuit technique, the combination of active reset and frame correlated double sampling (CDS) operation, cancels Vth variation of pixel amplifier transistors as well as kTC noise. The active reset scheme suppresses output voltage variation of the pixel source follower. The chip supports 24-dB analog gain using a single-slope ADC and achieves 2.4e(-) rms readout noise in the FD-memory-based GS. An intelligent sensor system with face detection derived from low-resolution images triggering high-resolution region-of-interest (ROI) output has been demonstrated with significantly reduced data bandwidth and low ADC power dissipation by utilizing the flexible area access function.
引用
收藏
页码:1061 / 1070
页数:10
相关论文
共 50 条
  • [1] A 4.1Mpix 280fps Stacked CMOS Image Sensor with Array-Parallel ADC Architecture for Region Control
    Takahashi, Tomohiro
    Kaji, Yuichi
    Tsukuda, Yasunori
    Futami, Shinichiro
    Hanzawa, Katsuhiko
    Yamauchi, Takahito
    Wong, Ping Wah
    Brady, Frederick
    Holden, Phil
    Ayers, Thomas
    Mizuta, Kyohei
    Ohki, Susumu
    Tatani, Keiji
    Nagano, Takashi
    Wakabayashi, Hayato
    Nitta, Yoshikazu
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C244 - C245
  • [2] A new two-step ΣΔ architecture column-parallel ADC for CMOS image sensor
    Bisiaux, Pierre
    Lelandais-Perrault, Caroline
    Kolar, Anthony
    Benabes, Philippe
    Dos Santos, Filipe Vinci
    2016 29TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2016,
  • [3] A Block-Parallel ADC with Digital Noise Cancelling for 3-D Stacked CMOS Image Sensor
    Kiyoyama, K.
    Sato, Y.
    Hashimoto, H.
    Lee, K-W
    Fukushima, T.
    Tanaka, T.
    Koyanagi, M.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [4] A 2.1 M Pixels, 120 Frame/s CMOS Image Sensor With Column-Parallel ΔΣ ADC Architecture
    Chae, Youngcheol
    Cheon, Jimin
    Lim, Seunghyun
    Kwon, Minho
    Yoo, Kwisung
    Jung, Wunki
    Lee, Dong-Hun
    Ham, Seogheon
    Han, Gunhee
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (01) : 236 - 247
  • [5] A Nonlinear ADC for CMOS Image Sensor
    Xie, Miao
    Yu, Ningmei
    Zhang, Hejiu
    Lyu, Nan
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 893 - 895
  • [6] A CMOS image sensor with column-parallel cyclic-SAR ADC
    Kaur, Amandeep
    Karthik, M. B.
    Sarkar, Mukul
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [7] Integration of a New Column-Parallel ADC Technology on CMOS Image Sensor
    Nelson, Fan Z.
    Ay, Suat U.
    2010 EIGHTH IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (IEEE WMED 2010), 2010,
  • [8] An ADC with differential mode for CMOS image sensor
    Shu, JK
    Weng, RM
    ICCE: 2001 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2001, : 190 - 191
  • [9] A 10-bit high speed column-parallel ADC for CMOS image sensor
    Yao, Suying
    Xu, Wenjing
    Gao, Jing
    Nie, Kaiming
    Xu, Jiangtao
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2014, 47 (03): : 243 - 248
  • [10] CMOS Image Sensor with Pixel-Parallel ADC and HDR Reconstruction from Intermediate Exposure Images
    Kurata, Shinnosuke
    Otaka, Toshinori
    Kameda, Yusuke
    Hamamoto, Takayuki
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2022, E105A (01) : 82 - 86