An Efficient Bayesian Optimization Approach for Automated Optimization of Analog Circuits

被引:184
|
作者
Lyu, Wenlong [1 ]
Xue, Pan [1 ]
Yang, Fan [1 ]
Yan, Changhao [1 ]
Hong, Zhiliang [1 ]
Zeng, Xuan [1 ]
Zhou, Dian [2 ,3 ]
机构
[1] Fudan Univ, Sch Microelect, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[2] Fudan Univ, Sch Microelect, State Key Lab Applicat Specif Integrated Circuits, Shanghai 201203, Peoples R China
[3] Univ Texas Dallas, Dallas, TX 75080 USA
基金
中国国家自然科学基金;
关键词
Analog circuit sizing; Bayesian optimization; Gaussian process; weighted expected improvement; multi-objective; optimization; EVOLUTIONARY COMPUTATION; ALGORITHM;
D O I
10.1109/TCSI.2017.2768826
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computation-intensive circuit simulation makes the analog circuit sizing challenging for large-scale/complicated analog/RF circuits. A Bayesian optimization approach has been proposed recently for the optimization problems involving the evaluations of black-box functions with high computational cost in either objective functions or constraints. In this paper, we propose a weighted expected improvement-based Bayesian optimization approach for automated analog circuit sizing. Gaussian processes (GP) are used as the online surrogate models for circuit performances. Expected improvement is selected as the acquisition function to balance the exploration and exploitation during the optimization procedure. The expected improvement is weighted by the probability of satisfying the constraints. In this paper, we propose a complete Bayesian optimization framework for the optimization of analog circuits with constraints for the first time. The existing GP model-based optimization methods for analog circuits take the GP models as either offline models or as assistance for the evolutionary algorithms. We also extend the Bayesian optimization algorithm to handle multi-objective optimization problems. Compared with the state-of-the-art approaches listed in this paper, the proposed Bayesian optimization method achieves better optimization results with significantly less number of simulations.
引用
收藏
页码:1954 / 1967
页数:14
相关论文
共 50 条
  • [1] Efficient Bayesian Yield Optimization Approach for Analog and SRAM Circuits
    Wang, Mengshuo
    Yang, Fan
    Yan, Changhao
    Zeng, Xuan
    Hu, Xiangdong
    PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [2] Automated Design of Analog Circuits Based on Parallel Trust Region Bayesian Optimization
    Wong, Peng
    Lyu, Ruiyu
    Wang, Chunxi
    Chen, Jiale
    Jiang, Linfeng
    Lan, Cunqing
    Bi, Zhaori
    Yan, Changhao
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 187 - 192
  • [3] Bayesian Methods for the Yield Optimization of Analog and SRAM Circuits
    Zhang, Shuhan
    Yang, Fan
    Zhou, Dian
    Zeng, Xuan
    2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 440 - 445
  • [4] An Efficient Asynchronous Batch Bayesian Optimization Approach for Analog Circuit Synthesis
    Zhang, Shuhan
    Yang, Fan
    Zhou, Dian
    Zeng, Xuan
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [5] An Efficient Multi-fidelity Bayesian Optimization Approach for Analog Circuit Synthesis
    Zhang, Shuhan
    Lyu, Wenlong
    Yang, Fan
    Yan, Changhao
    Zhou, Dian
    Zeng, Xuan
    Hu, Xiangdong
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [6] A Novel and Efficient Bayesian Optimization Approach for Analog Designs with Multi-Testbench
    Zhao, Jingyao
    Yan, Changhao
    Bi, Zhaori
    Yang, Fan
    Zeng, Xuan
    Zhou, Dian
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 86 - 91
  • [7] Efficient butterfly inspired optimization algorithm for analog circuits design
    Lberni, Abdelaziz
    Marktani, Malika Alami
    Ahaitouf, Abdelaziz
    Ahaitouf, Ali
    MICROELECTRONICS JOURNAL, 2021, 113 (113):
  • [8] Enabling High-Dimensional Bayesian Optimization for Efficient Failure Detection of Analog and Mixed-Signal Circuits
    Hu, Hanbin
    Li, Peng
    Huang, Jianhua Z.
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [9] An Efficient Bayesian Optimization Approach for Analog Circuit Synthesis via Sparse Gaussian Process Modeling
    He, Biao
    Zhang, Shuhan
    Yang, Fan
    Yan, Changhao
    Zhou, Dian
    Zeng, Xuan
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 67 - 72
  • [10] A hierarchical cost tree mutation approach to optimization of analog circuits
    Somani, A
    Chakrabarti, PP
    Patra, A
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 535 - 538