VLSI implementation of digit-recurrent CORDIC with constant scaling factor

被引:0
|
作者
Hsiao, SF
Chen, JY
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A new high-speed redundant and on-line CORDIC processor with constant scaling factor is presented based on a variant of the original CORDIC algorithm. The new processor has the advantages of high throughput rate, low hardware cost, simple controls and full functionality. The radix-2 signed-digit (SD) redundant arithmetic is used to reduce the carry-propagation delay in the conventional binary adders. The pipelined structure is adopted to increase the throughput rate while the on-line (digit-serial) arithmetic reduce the hardware cost and I/O requirement. Compared to previously proposed methods, the new redundant and on-line CORDIC preserves the constant scaling factor, an important merit of the original CORDIC, and thus does not require any complicated division or variable scaling factor calculation. Furthermore, it can perform both the CORDIC evaluation for angle calculation and the CORDIC application for rotations. VLSI implementation of the processor using Compass 0.6 mu m standard cell library is also included.
引用
收藏
页码:2068 / 2071
页数:4
相关论文
共 50 条
  • [1] Design, implementation and analysis of a new redundant CORDIC processor with constant scaling factor and regular structure
    Hsiao, SF
    Chen, JY
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 20 (03): : 267 - 278
  • [2] Design, implementation and analysis of a new redundant CORDIC processor with constant scaling factor and regular structure
    Hsiao, Shen-F.U.
    Chen, Jen-Yin
    Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 1999, 20 (03): : 267 - 278
  • [3] Design, Implementation and Analysis of a New Redundant CORDIC Processor with Constant Scaling Factor and Regular Structure
    Shen-Fu Hsiao
    Jen-Yin Chen
    Journal of VLSI signal processing systems for signal, image and video technology, 1998, 20 : 267 - 278
  • [4] VLSI IMPLEMENTATION OF A CORDIC SVD PROCESSOR
    CAVALLARO, JR
    KELEHER, MP
    PRICE, RH
    THOMAS, GS
    EIGHTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, 1989, : 256 - 260
  • [5] Cordic implementation of digital heterodyne filter in VLSI
    Kadam, S
    Soderstrand, M
    Johnson, L
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 529 - 532
  • [6] THE CORDIC ALGORITHM - NEW RESULTS FOR FAST VLSI IMPLEMENTATION
    DUPRAT, J
    MULLER, JM
    IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (02) : 168 - 178
  • [7] FPGA Implementation of a High Speed VLSI Architecture for CORDIC
    Lakshmi, B.
    Dhar, A. S.
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2054 - 2058
  • [8] Handwritten digit recognition system for VLSI implementation
    Lu, Wei
    Shi, Bingxue
    Li, Zhijian
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1997, 25 (05): : 29 - 34
  • [9] The differential CORDIC algorithm: Constant scale factor redundant implementation without correcting iterations
    Dawid, H
    Meyr, H
    IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (03) : 307 - 318
  • [10] CSD-based CORDIC algorithm and its VLSI implementation
    Park, Chester S.
    Park, Sungkyung
    IEICE ELECTRONICS EXPRESS, 2016, 13 (11):