Optimizing Quantum Circuits for Modular Exponentiation

被引:0
|
作者
Das, Rakesh [1 ]
Chattopadhyay, Anupam [2 ]
Rahaman, Hafizur [1 ]
机构
[1] Indian Inst Engn Sci & Technol, Dept Informat Technol, Sibpur 711103, India
[2] Nanyang Technol Univ, Sch Comp Sci & Engn, Singapore 639798, Singapore
关键词
Quantum Algorithm(QA); Modular Exponentiation; Quantum Error Correcting Codes (QECC); Linear Nearest Neighbor (LNN);
D O I
10.1109/VLSID.2019.00088
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Today's rapid progress in the physical implementation of quantum computers demands scalable synthesis methods to map practical logic designs to quantum architectures. There exist many quantum algorithms which use classical functions with superposition of states. Motivated by recent trends, in this paper, we show the design of quantum circuit to perform modular exponentiation functions using two different approaches. In the design phase, first we generate quantum circuit from a verilog implementation of exponentiation functions using synthesis tools and then apply two different Quantum Error Correction techniques. Finally the circuit is further optimized using the Linear Nearest Neighbor (LNN) Property. We demonstrate the effectiveness of our approach by generating a set of networks for the reversible modular exponentiation function for a set of input values. At the end of the work, we have summarized the obtained results, where a cost analysis over our developed approaches has been made. Experimental results show that depending on the choice of different QECC methods the performance figures can vary by up to 11%, 10%, 8% in T-count, number of qubits, number of gates respectively.
引用
收藏
页码:407 / 412
页数:6
相关论文
共 50 条
  • [1] CONSTANT-OPTIMIZED QUANTUM CIRCUITS FOR MODULAR MULTIPLICATION AND EXPONENTIATION
    Markov, Igor L.
    Saeedi, Mehdi
    QUANTUM INFORMATION & COMPUTATION, 2012, 12 (5-6) : 361 - 394
  • [2] Fast quantum modular exponentiation
    Van Meter, R
    Itoh, KM
    PHYSICAL REVIEW A, 2005, 71 (05)
  • [3] An algorithm for modular exponentiation
    University of Windsor, Department of Electrical Engineering, Windsor, Ont. N9B 3P4, Canada
    Inf. Process. Lett., 3 (155-159):
  • [4] An algorithm for modular exponentiation
    Dimitrov, VS
    Jullien, GA
    Miller, WC
    INFORMATION PROCESSING LETTERS, 1998, 66 (03) : 155 - 159
  • [5] FAST QUANTUM MODULAR EXPONENTIATION ARCHITECTURE FOR SHOR'S FACTORING ALGORITHM
    Pavlidis, Archimedes
    Gizopoulos, Dimitris
    QUANTUM INFORMATION & COMPUTATION, 2014, 14 (7-8) : 649 - 682
  • [6] Fast quantum modular exponentiation architecture for shor's factoring algorithm
    Department of Informatics and Telecommunications, National and Kapodistrian University of Athens, Panepistimiopolis, Ilissia, GR 157 84, Athens, Greece
    不详
    Quantum Inf. Comput., 7-8 (649-682):
  • [7] Modular quantum circuits for secure communication
    Ceschini, Andrea
    Rosato, Antonello
    Panella, Massimo
    IET QUANTUM COMMUNICATION, 2023, 4 (04): : 208 - 217
  • [8] c Spectral modular exponentiation
    Saldamli, Goekay
    Koc, Cetin K.
    18TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2007, : 123 - +
  • [9] Optimizing counterdiabaticity by variational quantum circuits
    Sun, Dan
    Chandarana, Pranav
    Xin, Zi-Hua
    Chen, Xi
    PHILOSOPHICAL TRANSACTIONS OF THE ROYAL SOCIETY A-MATHEMATICAL PHYSICAL AND ENGINEERING SCIENCES, 2022, 380 (2239):
  • [10] Montgomery Modular exponentiation on FPGA
    Nadjia, Anane
    Mohamed, Anane
    Mohamed, Issad
    2012 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2012,