High-Throughput and Low-Complexity BCH Decoding Architecture for Solid-State Drives

被引:21
|
作者
Lee, Youngjoo [1 ]
Yoo, Hoyoung [1 ]
Yoo, Injae [1 ]
Park, In-Cheol [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea
关键词
BCH code; circuit optimization; digital integrated circuits (ICs); flash memory; VLSI; CHIP;
D O I
10.1109/TVLSI.2013.2264687
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-throughput and low-complexity BCH decoder for NAND flash memory applications, which is developed to achieve a high data rate demanded in the recent serial interface standards. To reduce the decoding latency, a data sequence read from a flash memory channel is re-encoded by using the encoder that is idle at that time. In addition, several optimizing methods are proposed to relax the hardware complexity of a massive-parallel BCH decoder and increase the operating frequency. In a 130-nm CMOS process, a (8640, 8192, 32) BCH decoder designed as a prototype provides a decoding throughput of 6.4 Gb/s while occupying an area of 0.85 mm(2).
引用
收藏
页码:1183 / 1187
页数:5
相关论文
共 50 条
  • [1] Low-complexity high-throughput decoding architecture for convolutional codes
    Ran Xu
    Kevin Morris
    Graeme Woodward
    Taskin Kocak
    EURASIP Journal on Wireless Communications and Networking, 2012
  • [2] Low-complexity high-throughput decoding architecture for convolutional codes
    Xu, Ran
    Morris, Kevin
    Woodward, Graeme
    Kocak, Taskin
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2012, : 1 - 14
  • [3] High-Throughput Interpolator Architecture for Low-Complexity Chase Decoding of RS Codes
    Garcia-Herrero, F.
    Canet, M. J.
    Valls, J.
    Meher, P. K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (03) : 568 - 573
  • [4] A High-Throughput and Low-Complexity Decoding Scheme based on Logarithmic Domain
    Yu, Quanhe
    Yu, Wei
    Zheng, Jianhua
    Zheng, Xiaozhen
    He, Yun
    Rong, Yaocheng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 88 (03): : 245 - 257
  • [5] A High-Throughput and Low-Complexity Decoding Scheme based on Logarithmic Domain
    Quanhe Yu
    Wei Yu
    Jianhua Zheng
    Xiaozhen Zheng
    Yun He
    Yaocheng Rong
    Journal of Signal Processing Systems, 2017, 88 : 245 - 257
  • [6] A Low-Complexity and High-Throughput RTL Design of a BCH (15,7) Decoder
    Setiawan, Hendra
    JOURNAL OF ICT RESEARCH AND APPLICATIONS, 2012, 6 (02) : 112 - 130
  • [7] Fast Low-Complexity Triple-Error-Correcting BCH Decoding Architecture
    Kim, Daesung
    Yoo, Injae
    Park, In-Cheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (06) : 764 - 768
  • [8] On Low-Complexity Decoding of Product Codes for High-Throughput Fiber-Optic Systems
    Sheikh, Alireza
    Graell i Amat, Alexandre
    Liva, Gianluigi
    Hager, Christian
    Pfister, Henry D.
    PROCEEDINGS OF 2018 IEEE 10TH INTERNATIONAL SYMPOSIUM ON TURBO CODES & ITERATIVE INFORMATION PROCESSING (ISTC), 2018,
  • [9] A High-Throughput Low-Complexity VLSI Architecture for ZF Precoding in Massive MIMO
    Mirfarstibafan, S. Hadi
    Shabany, Mandi
    Nezamalhosseini, S. Alireza
    Emadi, Mohammad Javad
    2017 IEEE 22ND INTERNATIONAL WORKSHOP ON COMPUTER AIDED MODELING AND DESIGN OF COMMUNICATION LINKS AND NETWORKS (CAMAD), 2017,
  • [10] Joint BCH and XOR Decoding for Solid State Drives
    Kifune, Naoko
    Uchikawa, Hironori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2023, E106A (10) : 1322 - 1329