FPGA Implementation of a Flexible Synchronizer for Cognitive Radio Applications

被引:0
|
作者
Shamani, Farid [1 ]
Airoldi, Roberto [1 ]
Ahonen, Tapani [1 ]
Nurmi, Jari [1 ]
机构
[1] Tampere Univ Technol, Dept Elect & Commun Engn, POB 553, FIN-33101 Tampere, Finland
基金
芬兰科学院;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a flexible timing synchronization scheme implemented on an Altera Stratix-V Field Programmable Gate Array (FPGA) device. The core content of the synchronizer is based on a reconfigurable Finite Impulse Response (FIR) filter which performs as a multicorrelator on demand. In concept of flexibility, the synchronizer is able to reconfigure its FIR filter block with Partial Reconfiguration (PR) feature, while the rest of the design is operating. Different synchronization architectures have been evaluated for the design, including MultiplierLess(ML)-based multicorrelator as well as Transposed, Sequential, Parallel and Pipelined-Parallel direct form FIR filters. All the developed architectures are compared to each other in terms of power consumption, chip area, maximum frequency. Synthesis results show that the ML-based multicorrelator achieves 93% better performance in terms of dynamic thermal power dissipation. The ML algorithm also decreases the logic utilization down to 1% of the chip area while the MAC-based architectures utilize almost 7% of the device.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] FPGA Implementation Issues of a Flexible Synchronizer Suitable for NC-OFDM-Based Cognitive Radios
    Shamani, Farid
    Airoldi, Roberto
    Sevom, Vida Fakour
    Ahonen, Tapani
    Nurmi, Jari
    JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 76 : 102 - 116
  • [2] FPGA implementation of an OFDM-WLAN synchronizer
    Wang, K
    Singh, J
    Faulkner, M
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 89 - 94
  • [3] FPGA implementation of Spectrum Sensing methods for Cognitive Radio
    Teguig, D.
    Azzaz, M. S.
    2018 INTERNATIONAL SYMPOSIUM ON NETWORKS, COMPUTERS AND COMMUNICATIONS (ISNCC 2018), 2018,
  • [4] Architecture and FPGA Implementation of LTE PSS and SSS Synchronizer
    Kurniawan, Jason
    Ahmadi, Nur
    Adiono, Trio
    2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 235 - 240
  • [5] Design and FPGA Implementation of Block Synchronizer for Viterbi Decoder
    Sharma, Satish
    Sunil
    Vasudevamurthy, H. S.
    Valarmathi, N.
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 908 - 912
  • [6] FPGA implementation of a multimodal sample rate converter and synchronizer
    Baruffa, G
    Cacopardi, S
    Solazzi, SM
    13TH IEEE INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, VOL 1-5, PROCEEDINGS: SAILING THE WAVES OF THE WIRELESS OCEANS, 2002, : 447 - 451
  • [7] FPGA Implementation of Optimum Distributed Sensing for Cognitive Radio Network
    Srinu, Sesham
    Sabat, Samrat L.
    PROCEEDINGS OF THE 2012 WORLD CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGIES, 2012, : 897 - 902
  • [8] Implementation of Cognitive Radio Applications on a Software Defined Radio Plateform
    Azza, Mohammed Amine
    El Moussati, Ali
    Barrak, Rim
    2014 INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS (ICMCS), 2014, : 1037 - 1041
  • [9] FPGA Implementation of Viterbi Decoder for Software Defined Radio Applications
    Swathi, I.
    Rajaram, S.
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 2070 - 2073
  • [10] Design and Implementation of Reconfigurable Modulator Using FPGA for Cognitive Radio System
    Chatterjee, Oveek
    Raut, Rajeshree
    Sawant, Ranjit K.
    HELIX, 2018, 8 (06): : 4418 - 4425