An Efficient Multi-hash Pattern Matching Scheme for Intrusion Detection in FPGA-based Reconfiguring Hardware

被引:0
|
作者
Kim, Byoungkoo [1 ]
Yoon, Seungyong [1 ]
Oh, Jintae [1 ]
机构
[1] Elect & Telecommun Res Inst, Security Gateway Syst Team, 161 Gajeong Dong, Taejon 305700, South Korea
关键词
Intrusion Detection; Pattern Matching; Memory-efficiency;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Many Network-based Intrusion Detection Systems (NIDSs) are developed till now to respond these network,attacks. As network technology presses forward, Gigabit Ethernet has become the actual standard for large network installations. Therefore, software solutions in developing high-speed NIDSs are increasingly impractical. It thus appears well motivated to investigate the hardware-based solutions. Although several solutions have been proposed recently, finding an efficient solution is considered as a difficult problem due to the limitations in resources such as a small memory size, as well as the growing link speed. Therefore, we propose the FPGA-based intrusion detection technique to detect and respond variant attacks on high-speed links. It was designed to fully exploit hardware parallelism to achieve real-time packet inspection, to require a small memory for storing signature. The technique is a part of our system, called ATPS (Adaptive Threat Prevention System) recently developed. Most of all, the proposed system has a novel content filtering technique called Table-driven Bottom-up Tree (TBT) for exact string matching. But, as the number of signatures to be compared is growing rapidly, the improved mechanism is required. In this paper, we present the multi-bash based TBT technique with memory-efficiency. Simulation based performance evaluations showed that the proposed technique used on-chip SRAM less than 20% of the one-hash based TBT technique.
引用
收藏
页码:199 / +
页数:3
相关论文
共 50 条
  • [1] An efficient hardware-based multi-hash scheme for high speed IP lookup
    Demetriades, Socrates
    Hanna, Michel
    Cho, Sangyeun
    Melhem, Rami
    16TH ANNUAL IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS, PROCEEDINGS, 2008, : 103 - 110
  • [2] FPGA-Based Parallel Pattern Matching Algorithm for Network Intrusion Detection System
    Yu, Jing
    Yang, Bo
    Sun, Ruiyuan
    Chen, Zhenxiang
    MINES 2009: FIRST INTERNATIONAL CONFERENCE ON MULTIMEDIA INFORMATION NETWORKING AND SECURITY, VOL 2, PROCEEDINGS, 2009, : 458 - 461
  • [3] FPGA-based hardware implementation for network intrusion detection system rule matching module
    El-Nasr, Mohamad Abou
    Azab, Mohamed
    Rizk, Mohamed
    WSEAS Transactions on Circuits and Systems, 2006, 5 (01): : 154 - 161
  • [4] Efficient hardware support for pattern matching in network intrusion detection
    Guinde, Nitesh B.
    Ziavras, Sotirios G.
    COMPUTERS & SECURITY, 2010, 29 (07) : 756 - 769
  • [5] A Dynamically Reconfigurable FPGA-Based Pattern Matching Hardware for Subclasses of Regular Expressions
    Kaneta, Yusaku
    Yoshizawa, Shingo
    Minato, Shin-ichi
    Arimura, Hiroki
    Miyanaga, Yoshikazu
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2012, E95D (07): : 1847 - 1857
  • [6] A Memory Efficient FPGA-based Pattern Matching Engine for Stateful NIDS
    Tran Trung Hieu
    Tran Ngoc Thinh
    2013 FIFTH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN), 2013, : 252 - 257
  • [7] Multi-pattern signature matching for hardware Network Intrusion Detection Systems
    Song, HY
    Lockwood, JW
    GLOBECOM '05: IEEE Global Telecommunications Conference, Vols 1-6: DISCOVERY PAST AND FUTURE, 2005, : 1686 - 1690
  • [8] FPGA-Based Acceleration of Pattern Matching in YARA
    Singapura, Shreyas G.
    Yang, Yi-Hua E.
    Panangadan, Anand
    Nemeth, Tamas
    Ng, Peter
    Prasanna, Viktor K.
    APPLIED RECONFIGURABLE COMPUTING, ARC 2016, 2016, : 320 - 327
  • [9] An FPGA-based network intrusion detection architecture
    Das, Abhishek
    Nguven, David
    Zambreno, Joseph
    Memik, Gokhan
    Choudhary, Alok
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2008, 3 (01) : 118 - 132
  • [10] Novel FPGA-based signature match circuit for efficient network intrusion detection
    Ou, Chien-Min
    PROCEEDINGS OF THE 6TH WSEAS INTERNATIONAL CONFERENCE ON APPLIED COMPUTER SCIENCE, 2007, : 535 - +