Computation of switching noise in printed circuit boards

被引:30
|
作者
Yook, JG [1 ]
Chandramouli, V [1 ]
Katehi, LPB [1 ]
Sakallah, KA [1 ]
Arabi, TR [1 ]
Schreyer, TA [1 ]
机构
[1] INTEL CORP,SANTA CLARA,CA 95051
关键词
circuit simulation; decoupling capacitors; electromagnetic modeling; ground bounce; printed circuit board; tiling; simultaneous switching noise;
D O I
10.1109/95.558546
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Simultaneous switching noise (SSN) is a phenomenon with adverse and severe effects when a large number of high speed chip drivers switch simultaneously causing a large amount of current to be injected into the power distribution grid, The effects of SSN are manifested in a variety of transient and permanent system malfunctions including the appearance of undesirable glitches on what should otherwise be quiet signal lines and the flipping of state bits in registers and memories. Current approaches for dealing with SSN are largely ad hoc, relying primarily on the ability of expert designers to postulate worst-case scenarios for the occurrence of SSN-related errors and to analyze these scenarios using pessimistic estimates of packaging parasitics. This paper takes a first step toward evolving a systematic methodology for modeling and analysis of SSN in printed circuit boards (PCB's), The presented methodology adopts a combination of macro- and micro-models which allow for a system level treatment of the problem without losing the necessary detailed descriptions of the power/ground planes, the signal traces and the vertical interconnections through vias or plated holes. This approach has been applied to a variety of PCB structures and has allowed for an effective characterization of switching noise and a comprehensive understanding of its effects on PCB performance.
引用
收藏
页码:64 / 75
页数:12
相关论文
共 50 条
  • [1] Analyzing FPGA simultaneous switching noise in printed circuit boards
    Liu, Geping
    Shi, Hong
    Wong, San
    Chang, Alan
    2006 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1-3, PROCEEDINGS, 2006, : 377 - 382
  • [2] Noise Suppression Sheet Embedded in Printed Circuit Boards
    Chata'ni, Kenichi
    Igarashi, Toshiyuki
    Kondo, Koichi
    Ikeda, Masashi
    PROCEEDINGS OF THE 2024 IEEE JOINT INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY: EMC JAPAN/ASIAPACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, EMC JAPAN/APEMC OKINAWA 2024, 2024, : 216 - 219
  • [3] Path tracing for injected parasitic noise into printed circuit boards
    Taki, M
    John, W
    EMC 2005: IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1-3, PROCEEDINGS, 2005, : 937 - 942
  • [4] Evaluation of Noise Suppression Sheet Embedded in Printed Circuit Boards
    ni, Ken 'ichi Chata'
    Igarashi, Toshiyuki
    Ikeda, Masashi
    2023 IEEE INTERNATIONAL MAGNETIC CONFERENCE, INTERMAG, 2023,
  • [5] PRINTED CIRCUIT BOARDS
    SCOTT, A
    ENGINEERING, 1970, 210 (5449): : 411 - &
  • [6] A Novel Electromagnetic Bandgap Structure for Broadband Switching Noise Suppression in High-Speed Printed Circuit Boards
    Genovesi, Simone
    Monorchio, Agostino
    2008 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2008, : 1630 - 1633
  • [7] Analysis and Estimation of Simultaneous Switching Noise Coupling in High Speed Printed Circuit Boards using EBG Structure
    Leena, G.
    Mariappan, Rajeswari
    Salil, P.
    Subbarao, B.
    INCEMIC 2008: 10TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, PROCEEDINGS, 2008, : 585 - +
  • [8] Power noise analysis of large-scale printed circuit boards
    Sato, Toshiro
    Adachi, Hiroyuki
    Fujitsu Scientific and Technical Journal, 2008, 44 (01): : 68 - 76
  • [9] Estimating the noise mitigation effect of local decoupling in printed circuit boards
    Fan, J
    Cui, W
    Drewniak, JL
    Van Doren, TP
    Knighten, JL
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2002, 25 (02): : 154 - 165
  • [10] Power noise analysis of large-scale printed circuit boards
    Sato, Toshiro
    Adachi, Hiroyuki
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2008, 44 (01): : 68 - 76