Array Test Structure for Ultra-Thin Gate Oxide Degradation Issues

被引:1
|
作者
Hafkemeyer, Kristian M. [1 ]
Domdey, Andreas [1 ]
Schroeder, Dietmar [1 ]
Krautschneider, Wolfgang H. [1 ]
机构
[1] Tech Univ Hamburg, Inst Nanoelect, D-21073 Hamburg, Germany
来源
ICMTS 2009: 2009 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES | 2009年
关键词
D O I
10.1109/ICMTS.2009.4814616
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An array test structure for highly parallelized measurements of ultra-thin MOS gate oxide failures caused by degradation is presented. The test structure allows for voltage stress tests of several thousand NMOS devices under test (DUTs) in parallel to provide a large and significant statistical base regarding soft as well as hard breakdown and stress induced degradation of transistor parameters. The array has been fabricated in a standard 130 nm CMOS technology. As mixed mode technologies provide both thin and thick oxide MOS transistors, different gate oxide thicknesses have been chosen for DUTs and digital control logic which gives the possibility to stress the DUTs with high gate voltages.
引用
收藏
页码:85 / 90
页数:6
相关论文
共 50 条
  • [1] BT degradation, the new threat to ultra-thin gate oxide
    Kubota, T
    Makabe, M
    NEC RESEARCH & DEVELOPMENT, 2001, 42 (01): : 37 - 42
  • [2] Degradation of ultra-thin gate oxide LDD NMOSFET under GIDL stress
    Hu Shigang
    Hao Yue
    Cao Yanrong
    Ma Xiaohua
    Wu Xiaofeng
    Chen Chi
    Zhou Qingjun
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (04)
  • [3] On the nature of ultra-thin gate oxide degradation during pulse stressing of nMOSCAPs
    Knowlton, WB
    Kumar, S
    Caldwell, T
    Gomez, JJ
    Cheek, B
    2001 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2001, : 87 - 88
  • [4] Degradation of Ultra-Thin Gate Oxide NMOSFETs under CVDT and SHE Stresses
    Hu Shi-Gang
    Cao Yan-Rong
    Hao Yue
    Ma Xiao-Hua
    Chen Chi
    Wu Xiao-Feng
    Zhou Qing-Jun
    CHINESE PHYSICS LETTERS, 2008, 25 (11) : 4109 - 4112
  • [5] Ultra-thin gate oxide degradation under different rates of charge injection
    Mongkolkachit, P
    Bhuva, B
    Prasad, S
    Bui, N
    Kerns, S
    IN-LINE METHODS AND MONITORS FOR PROCESS AND YIELD IMPROVEMENT, 1999, 3884 : 106 - 111
  • [6] Comparison of ultra-thin gate oxide degradation in P and N-MOSFETs
    Petit, C
    Meinertzhagen, A
    Zander, D
    Simonetti, O
    Fadlallah, M
    Maurel, T
    2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2, 2004, : 641 - 644
  • [7] Ultra-thin gate oxide reliability projections
    Weir, BE
    Alam, MA
    Silverman, PJ
    Baumann, F
    Monroe, D
    Bude, JD
    Timp, GL
    Hamad, A
    Ma, Y
    Brown, MM
    Hwang, D
    Sorsch, TW
    Ghetti, A
    Wilk, GD
    SOLID-STATE ELECTRONICS, 2002, 46 (03) : 321 - 328
  • [8] Gate leakage current of NMOSFET with ultra-thin gate oxide
    Shi-gang Hu
    Xiao-Feng Wu
    Zai-fang Xi
    Journal of Central South University, 2012, 19 : 3105 - 3109
  • [9] Gate leakage current of NMOSFET with ultra-thin gate oxide
    胡仕刚
    吴笑峰
    席在芳
    Journal of Central South University, 2012, 19 (11) : 3105 - 3109
  • [10] Gate leakage current of NMOSFET with ultra-thin gate oxide
    Hu Shi-gang
    Wu Xiao-feng
    Xi Zai-fang
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2012, 19 (11) : 3105 - 3109